Patents by Inventor Ji-Young Min

Ji-Young Min has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20160184451
    Abstract: Provided are compounds comprising a self-immolative group, and the compounds comprising a self-immolative group according to the present invention may include a protein (for example, an oligopeptide, a polypeptide, an antibody, or the like) having substrate-specificity for a target and an active agent (for example, a drug, a toxin, a ligand, a detection probe, or the like) having a specific function or activity.
    Type: Application
    Filed: September 25, 2015
    Publication date: June 30, 2016
    Inventors: Yong Zu Kim, Tae Kyo Park, Sung Ho Woo, Sun Young Kim, Jong Un Cho, Doo Hwan Jung, Jeon Yang, Ji Young Min, Hyang Sook Lee, Yun Hee Park, Jeong Hee Ryu, Kyu Man Oh, Yeong Soo Oh, Jeiwook Chae, Ho Young Song, Chul-Woong Chung
  • Patent number: 9368589
    Abstract: A semiconductor device includes a first source/drain region and a second source/drain region disposed in an active region of a semiconductor substrate, and a gate structure crossing the active region and disposed between the first and second source/drain regions, the gate structure including a gate electrode having a first part and a second part on the first part, the gate electrode being at a lower level than an upper surface of the active region, an insulating capping pattern on the gate electrode, a gate dielectric between the gate electrode and the active region, and an empty space between the active region and the second part of the gate electrode.
    Type: Grant
    Filed: January 29, 2014
    Date of Patent: June 14, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sung-Kweon Baek, Gab-Jin Nam, Jin-Soak Kim, Ji-Young Min, Eun-Ae Chung
  • Patent number: 9064957
    Abstract: Semiconductor devices and methods of forming the same may be provided. The semiconductor devices may include a trench in a substrate. The semiconductor devices may also include a bulk electrode within opposing sidewalls of the trench. The semiconductor devices may further include a liner electrode between the bulk electrode and the opposing sidewalls of the trench. The liner electrode may include a sidewall portion between a sidewall of the bulk electrode and one of the opposing sidewalls of the trench.
    Type: Grant
    Filed: January 14, 2014
    Date of Patent: June 23, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Heedon Hwang, Ji-Young Min, Jongchul Park, Insang Jeon, Woogwan Shim
  • Publication number: 20140291755
    Abstract: A semiconductor device includes a first source/drain region and a second source/drain region disposed in an active region of a semiconductor substrate, and a gate structure crossing the active region and disposed between the first and second source/drain regions, the gate structure including a gate electrode having a first part and a second part on the first part, the gate electrode being at a lower level than an upper surface of the active region, an insulating capping pattern on the gate electrode, a gate dielectric between the gate electrode and the active region, and an empty space between the active region and the second part of the gate electrode.
    Type: Application
    Filed: January 29, 2014
    Publication date: October 2, 2014
    Inventors: Sung-Kweon BAEK, Gab-Jin NAM, Jin-Soak KIM, Ji-Young MIN, Eun-Ae CHUNG
  • Patent number: 8785267
    Abstract: A method of manufacturing a semiconductor device includes forming a gate insulation layer pattern on a substrate, forming a sacrificial layer including impurities on the gate insulation layer pattern, annealing the sacrificial layer so that the impurities in the sacrificial layer diffuse into the gate insulation layer pattern, removing the sacrificial layer, and forming a gate electrode on the gate insulation layer pattern.
    Type: Grant
    Filed: September 13, 2012
    Date of Patent: July 22, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-kweon Baek, Jin-soak Kim, Gab-jin Nam, Ji-young Min, Eun-ae Chang
  • Publication number: 20140124854
    Abstract: Semiconductor devices and methods of forming the same may be provided. The semiconductor devices may include a trench in a substrate. The semiconductor devices may also include a bulk electrode within opposing sidewalls of the trench. The semiconductor devices may further include a liner electrode between the bulk electrode and the opposing sidewalls of the trench. The liner electrode may include a sidewall portion between a sidewall of the bulk electrode and one of the opposing sidewalls of the trench.
    Type: Application
    Filed: January 14, 2014
    Publication date: May 8, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Heedon Hwang, Ji-Young Min, Jongchul Park, Insang Jeon, Woogwan Shim
  • Publication number: 20140035058
    Abstract: Methods of manufacturing a semiconductor device include forming a thin layer on a substrate including a first region and a second region and forming a gate insulating layer on the thin layer. A lower electrode layer is formed on the gate insulating layer and the lower electrode layer disposed in the second region is removed to expose the gate insulating layer in the second region. Nitrogen is doped into an exposed portion of the gate insulating layer and the thin layer disposed under the gate insulating layer. An upper electrode layer is formed on the lower electrode layer remaining in the first region and the exposed portion of the gate insulating layer. The upper electrode layer, the lower electrode layer, the gate insulating layer and the thin layer are partially removed to form first and second gate structures in the first and second regions. The process may be simplified.
    Type: Application
    Filed: July 12, 2013
    Publication date: February 6, 2014
    Inventors: Ji-Young Min, Gab-Jin Nam, Eun-Ae Chung, Jung-Dal Choi, Jin-Soak Kim, Sung-Kweon Baek
  • Patent number: 8637927
    Abstract: Semiconductor devices and methods of forming the same may be provided. The semiconductor devices may include a trench in a substrate. The semiconductor devices may also include a bulk electrode within opposing sidewalls of the trench. The semiconductor devices may further include a liner electrode between the bulk electrode and the opposing sidewalls of the trench. The liner electrode may include a sidewall portion between a sidewall of the bulk electrode and one of the opposing sidewalls of the trench.
    Type: Grant
    Filed: October 6, 2011
    Date of Patent: January 28, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Heedon Hwang, Ji-Young Min, Jongchul Park, Insang Jeon, Woogwan Shim
  • Publication number: 20130157428
    Abstract: A method of manufacturing a semiconductor device includes forming a gate insulation layer pattern on a substrate, forming a sacrificial layer including impurities on the gate insulation layer pattern, annealing the sacrificial layer so that the impurities in the sacrificial layer diffuse into the gate insulation layer pattern, removing the sacrificial layer, and forming a gate electrode on the gate insulation layer pattern.
    Type: Application
    Filed: September 13, 2012
    Publication date: June 20, 2013
    Inventors: Sung-kweon Baek, Jin-soak Kim, Gab-jin Nam, Ji-young Min, Eun-ae Chang
  • Publication number: 20120100684
    Abstract: A method of fabricating a semiconductor device includes sequentially forming a first gate insulating layer and a second gate insulating layer on a substrate, implanting impurity ions into the substrate and performing a first thermal process for activating the impurity ions to form a source and drain region, and forming a third gate insulating layer on the substrate after the first thermal process has been completed.
    Type: Application
    Filed: October 25, 2011
    Publication date: April 26, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ji-Young Min, Yu-Gyun Shin, Gab-Jin Nam, Young-Pil Kim
  • Publication number: 20120086074
    Abstract: Semiconductor devices and methods of forming the same may be provided. The semiconductor devices may include a trench in a substrate. The semiconductor devices may also include a bulk electrode within opposing sidewalls of the trench. The semiconductor devices may further include a liner electrode between the bulk electrode and the opposing sidewalls of the trench. The liner electrode may include a sidewall portion between a sidewall of the bulk electrode and one of the opposing sidewalls of the trench.
    Type: Application
    Filed: October 6, 2011
    Publication date: April 12, 2012
    Inventors: Heedon HWANG, Ji-Young MIN, Jongchul PARK, Insang JEON, Woogwan SHIM
  • Patent number: 8119486
    Abstract: A method according to example embodiments includes forming isolation regions in a substrate, the isolation regions defining active regions. Desired regions of the active regions and the isolation regions are removed, thereby forming recess channel trenches to a desired depth. The recess channel trenches are fog to have a first region in contact with the active regions and a second region in contact with the isolation regions. A width of a bottom surface of the recess channel trenches is less than that of a top surface thereof. The active regions and the isolation regions are annealed to uplift the bottom surface of the recess channel trenches. An area of the bottom surface of the first region is increased. A depth of the bottom surface of the first region is reduced.
    Type: Grant
    Filed: January 4, 2011
    Date of Patent: February 21, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Pil Kim, Eun-Ae Chung, Gab-Jin Nam, Hee-Don Hwang, Ji-Young Min
  • Patent number: 8012828
    Abstract: A recess gate of a semiconductor device is provided, comprising: a substrate having a recess formed therein; a metal layer formed at the bottom of the recess; a polysilicon layer formed over the metal layer; and a source region and a drain region formed adjacent to the polysilicon layer and spaced from the metal layer.
    Type: Grant
    Filed: October 14, 2008
    Date of Patent: September 6, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-Young Min, Si-Hyung Lee, Heedon Hwang, Si-Young Choi, Sangbom Kang, Dongsoo Woo
  • Publication number: 20110201168
    Abstract: A method according to example embodiments includes forming isolation regions in a substrate, the isolation regions defining active regions. Desired regions of the active regions and the isolation regions are removed, thereby forming recess channel trenches to a desired depth. The recess channel trenches are fog to have a first region in contact with the active regions and a second region in contact with the isolation regions. A width of a bottom surface of the recess channel trenches is less than that of a top surface thereof. The active regions and the isolation regions are annealed to uplift the bottom surface of the recess channel trenches. An area of the bottom surface of the first region is increased. A depth of the bottom surface of the first region is reduced.
    Type: Application
    Filed: January 4, 2011
    Publication date: August 18, 2011
    Inventors: Young-Pil Kim, Eun-Ae Chung, Gab-Jin Nam, Hee-Don Hwang, Ji-Young Min
  • Patent number: 7745325
    Abstract: A wiring structure of a semiconductor device may include an insulation interlayer on a substrate, the insulation interlayer having a linear first trench having a first width and a linear second trench having a second width, the linear second trench being in communication with a lower portion of the linear first trench, the first width being wider than the second width, and a conductive layer pattern in the linear first and second trenches.
    Type: Grant
    Filed: May 16, 2007
    Date of Patent: June 29, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Ho Koh, Byung-Hong Chung, Won-Jin Kim, Hyun Park, Ji-Young Min
  • Publication number: 20090173994
    Abstract: A recess gate of a semiconductor device is provided, comprising: a substrate having a recess formed therein; a metal layer formed at the bottom of the recess; a polysilicon layer formed over the metal layer; and a source region and a drain region formed adjacent to the polysilicon layer and spaced from the metal layer.
    Type: Application
    Filed: October 14, 2008
    Publication date: July 9, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Ji-Young Min, Si-Hyung Lee, Heedon Hwang, Si-Young Choi, Sangbom Kang, Dongsoo Woo
  • Publication number: 20080017889
    Abstract: A wiring structure of a semiconductor device may include an insulation interlayer on a substrate, the insulation interlayer having a linear first trench having a first width and a linear second trench having a second width, the linear second trench being in communication with a lower portion of the linear first trench, the first width being wider than the second width, and a conductive layer pattern in the linear first and second trenches.
    Type: Application
    Filed: May 16, 2007
    Publication date: January 24, 2008
    Inventors: Young-Ho Koh, Byung-Hong Chung, Won-Jin Kim, Hyun Park, Ji-Young Min