Patents by Inventor Jian-Xheng Liu

Jian-Xheng Liu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6495908
    Abstract: A multi-hip semiconductor package is proposed, in which a first chip and a second chip are mounted on opposing surfaces of a lead frame in a staggered manner. This staggered arrangement assures the die bonding quality for firmly disposing the second chip in the semiconductor package without being detrimental affected by the first chip. Moreover, as both opposing surfaces of the lead frame have chips mounted thereon, a mold flow of a molding resin used in a molding process can be balanced, so that turbulence the mold flow is decreased, and void formation can be avoided. In addition, the semiconductor package can incorporate a third chip in a stacked manner with respect to the first or second chip. This therefore further improves the functionality and performance of the semiconductor package.
    Type: Grant
    Filed: October 9, 2001
    Date of Patent: December 17, 2002
    Assignee: Siliconware Precision Industries, Co., Ltd..
    Inventors: Cheng-Hsung Yang, Chin-Yuan Hung, Jian-Xheng Liu
  • Publication number: 20020149103
    Abstract: A multi-chip semiconductor package is proposed, in which a first chip and a second chip are mounted on opposing surfaces of a lead frame in a staggered manner. This staggered arrangement assures the die bonding quality for firmly disposing the second chip in the semiconductor package without being detrimental affected by the first chip. Moreover, as both opposing surfaces of the lead frame have chips mounted thereon, a mold flow of a molding resin used in a molding process can be balanced, so that turbulence the mold flow is decreased, and void formation can be avoided. In addition, the semiconductor package can incorporate a third chip in a stacked manner with respect to the first or second chip. This therefore further improves the functionality and performance of the semiconductor package.
    Type: Application
    Filed: October 9, 2001
    Publication date: October 17, 2002
    Applicant: Siliconware Precision Industries Co., Ltd.
    Inventors: Cheng-Hsung Yang, Chin-Yuan Hung, Jian-Xheng Liu