Patents by Inventor Jiang-Hong Ho

Jiang-Hong Ho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5920221
    Abstract: This invention describes a delay circuit for integrated circuits that has the capability to delay the rising and falling transitions separately and independent of each other. A signal is fed through an RC network to a Schmitt trigger and then through an inverter to the output of the delay circuit. Two MOS transistors are connected as capacitors and in parallel but in opposing directions between the delay circuit output and the input to the Schmitt trigger to form part of the RC network. The biasing of the two transistors is such that the inversion layer capacitance is active in only one transistor for each signal transition. Thus the falling and rising transition of an input signal can be delayed separately. Changing the gate and channel size in one transistor acting as a capacitor changes the delay in one signal transition. Changing the other gate and channel size changes the delay in the other transition.
    Type: Grant
    Filed: July 14, 1997
    Date of Patent: July 6, 1999
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Chiun-Chi Shen, Yen-Tai Lin, Jiang-Hong Ho, Jack-Lian Kuo, Howard Clayton Kirsch
  • Patent number: 5867433
    Abstract: Circuits and a method are described that integrate memory arrays, a redundant memory array, their associated decoders, sense amplifiers, and outputs into one module. This integration is achieved through the use of a column decoder with a fuse, which, when blown, permanently deselects the failing array and selects the redundant array. By OR'ing the redundant column select line of each column decoder, any column decoder can select the redundant array. Higher level array structures are produced by replication of the lower level array structure. The system output is generated by OR'ing together the respective data outputs of each array.
    Type: Grant
    Filed: July 11, 1997
    Date of Patent: February 2, 1999
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Chiun-Chi Shen, Yen-Tai Lin, Jiang-Hong Ho, Jack-Lian Kuo, Howard Clayton Kirsch
  • Patent number: 5786709
    Abstract: A circuit for the control of a power or ground distribution transient voltage or power bounce or ground bounce is described. The circuit has a driver transistor of a first conductivity type and a driver transistor of a second conductivity type connected so as to be able to transfer a voltage to a data output terminal from a I/O voltage distribution network or a I/O ground distribution network. As the output terminal changes from a logic 1 to a logic 0 the driver transistor of the first conductivity type will conduct and a ground distribution voltage transient will begin to appear. A suppression transistor of the first conductivity type that will begin to conduct to begin cessation of conduction of the driver transistor of the first conductivity type decreasing the slew rate of the driver transistor of the first conductivity type.
    Type: Grant
    Filed: October 25, 1996
    Date of Patent: July 28, 1998
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Howard C. Kirsch, Yen-Tai Lin, Chiun-chi Shen, Jiang-Hong Ho, Jack-Lian Kuo