Patents by Inventor JiHwan SUH

JiHwan SUH has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210125955
    Abstract: A semiconductor package includes a substrate, a first semiconductor chip disposed on the substrate, and a second semiconductor chip disposed on a top surface of the first semiconductor chip. The first semiconductor chip includes a conductive pattern disposed on the top surface of the first semiconductor chip and a first protective layer covering the top surface of the first semiconductor chip and at least partially surrounds the conductive pattern. The second semiconductor chip includes a first pad that contacts a first through electrode on a bottom surface of the second semiconductor chip. A second protective layer surrounds the first pad and covers the bottom surface of the second semiconductor chip. A third protection layer fills a first recess defined in the second protective layer to face the inside of the second protective layer. The first protective layer and the third protective layer contact each other.
    Type: Application
    Filed: August 13, 2020
    Publication date: April 29, 2021
    Inventors: JIHWAN SUH, UN-BYOUNG KANG, TAEHUN KIM, HYUEKJAE LEE, JIHWAN HWANG, SANG CHEON PARK
  • Publication number: 20210028152
    Abstract: Provided is a semiconductor package including a semiconductor stack including a first lower chip, a second lower chip, a gap filler disposed between the first lower chip and the second lower chip, and a first upper chip disposed on an upper surface of the first lower chip, an upper surface of the second lower chip, and an upper surface of the gap filler, the first lower chip includes first upper surface pads and a first upper surface dielectric layer, the second lower chip includes second upper surface pads and a second upper surface dielectric layer, the first upper chip includes lower surface pads and a lower surface dielectric layer, and an area of an upper surface of each of the second upper surface pads is greater than an area of a lower surface of each of the lower surface pads.
    Type: Application
    Filed: March 30, 2020
    Publication date: January 28, 2021
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyuekjae LEE, Jihoon KIM, Jihwan SUH, Soyoun LEE, Jiseok HONG, Taehun KIM, Jihwan HWANG
  • Publication number: 20210028146
    Abstract: A semiconductor package includes a substrate, a first semiconductor chip on the substrate, a second semiconductor chip on the first semiconductor chip so that the first semiconductor chip is vertically between the second semiconductor chip and the substrate, a first molding layer adjacent to a sidewall of the first semiconductor chip on the substrate, the first molding layer formed of a first molding material, and a second molding layer adjacent to a sidewall of the second semiconductor chip on the substrate so that the first molding layer is vertically between the second molding layer and the substrate. The second molding layer is formed of a second molding material different from the first molding material.
    Type: Application
    Filed: April 21, 2020
    Publication date: January 28, 2021
    Inventors: HYUEKJAE LEE, JIHOON KIM, JiHwan SUH, SO YOUN LEE, JIHWAN HWANG, TAEHUN KIM, JI-SEOK HONG