Patents by Inventor Jikai Chen

Jikai Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240125966
    Abstract: A transient electromagnetic device with variable shape and turns includes squares, a transmitting coil carrying frame, a transmitting coil, a turns-variable device, a current generator and a working power supply. The transmitting coil carrying frame is arranged inside the transmitting coil; the transmitting coil carrying frame is configured as a carrier of the transmitting coil, and configured for adjusting a side length of the transmitting coil and a shape of the transmitting coil; the square is configured for clamping and connecting the transmitting coil and the transmitting coil carrying frame to fix the transmitting coil to the transmitting coil carrying frame. The current generator is configured for generating transient current; the turns-variable device is configured for changing the turns of the transmitting coil; and the transmitting coil is configured for transmitting the transient current to a target area to be measured.
    Type: Application
    Filed: December 28, 2022
    Publication date: April 18, 2024
    Inventors: Yuesheng LUAN, Shizhong CHEN, Xiaobo WANG, Jikai WANG, Geming ZENG, Gang SHI, Zhijian ZHANG, Liang LI, Jun ZHANG, Tianzhu XU, Liang ZHANG, Xiao PAN, Li XIAO, Zhou'e WANG, Yunfa ZHU, Liangzi YIDU, Yanian ZHANG, Jie LUO
  • Patent number: 10879883
    Abstract: In examples, an integrated circuit package comprises a pin exposed externally to the package; at least one resistor coupled to the pin at a first end of the resistor; a first transistor coupled to the at least one resistor at a second end of the resistor and coupled to a voltage source; a second transistor coupled to the at least one resistor at the second end of the resistor and coupled to a ground connection, the at least one resistor and the first and second transistors couple at a first node, the first and second transistors are of different types; and multiple comparators, each of the multiple comparators coupled to a voltage divider network and to the pin.
    Type: Grant
    Filed: December 5, 2019
    Date of Patent: December 29, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Huanzhang Huang, Jikai Chen, Yanli Fan, Md Anwar Sadat
  • Patent number: 10782717
    Abstract: A jitter compensation circuit operates in a first conduction state responsive to a high-to low transition of data and a low-to-high transition of data. The circuit operates in a second conduction state when there is no transition of data. The circuit compensates charge to a voltage supply in the first conduction state, thereby reducing voltage drop caused by transition of data.
    Type: Grant
    Filed: October 18, 2019
    Date of Patent: September 22, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jikai Chen, Yonghui Tang, Yuan Rao, Huanzhang Huang, Yanli Fan
  • Patent number: 10735041
    Abstract: A circuit includes a sensor configured to receive an input signal and to provide a sensor output signal in response to the received input signal. A plurality of mirror circuits are configured to receive the sensor output signal from the sensor and to generate mirror circuit output signals. The plurality of mirror circuits includes a first mirror circuit and at least a second mirror circuit. The first mirror circuit increases its respective mirror circuit output signal until its saturation value is reached. The second mirror circuit increases its respective mirror output signal if the sensor output signal is above a threshold value and until its saturation value is reached.
    Type: Grant
    Filed: June 19, 2019
    Date of Patent: August 4, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jikai Chen, Yuan Rao, Yanli Fan
  • Patent number: 10644664
    Abstract: An offset cancellation circuit and method are provided where successive stages of cascaded amplifiers are operated in a saturated state. Biasing is provided, by a feedback amplifier, connected in a feedback loop for each cascaded amplifier, so as to be responsive, in a non-saturated state, to the input of an associated amplifier stage operating in the saturated state.
    Type: Grant
    Filed: September 26, 2017
    Date of Patent: May 5, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jikai Chen, Gerd Schuppener, Yanli Fan
  • Publication number: 20200112302
    Abstract: In examples, an integrated circuit package comprises a pin exposed externally to the package; at least one resistor coupled to the pin at a first end of the resistor; a first transistor coupled to the at least one resistor at a second end of the resistor and coupled to a voltage source; a second transistor coupled to the at least one resistor at the second end of the resistor and coupled to a ground connection, the at least one resistor and the first and second transistors couple at a first node, the first and second transistors are of different types; and multiple comparators, each of the multiple comparators coupled to a voltage divider network and to the pin.
    Type: Application
    Filed: December 5, 2019
    Publication date: April 9, 2020
    Inventors: Huanzhang HUANG, Jikai CHEN, Yanli FAN, MD Anwar SADAT
  • Patent number: 10536138
    Abstract: In examples, an integrated circuit package comprises a pin exposed externally to the package; at least one resistor coupled to the pin at a first end of the resistor; a first transistor coupled to the at least one resistor at a second end of the resistor and coupled to a voltage source; a second transistor coupled to the at least one resistor at the second end of the resistor and coupled to a ground connection, the at least one resistor and the first and second transistors couple at a first node, the first and second transistors are of different types; and multiple comparators, each of the multiple comparators coupled to a voltage divider network and to the pin.
    Type: Grant
    Filed: September 13, 2018
    Date of Patent: January 14, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Huanzhang Huang, Jikai Chen, Yanli Fan, Md Anwar Sadat
  • Publication number: 20190363716
    Abstract: In examples, an apparatus comprises a pin, an input buffer coupled to the pin at an output of the input buffer, a voltage divider circuit coupled to the input buffer at an input of the input buffer, a first current mirror coupled to the input buffer, and a second current mirror coupled to the input buffer. The apparatus also comprises a first output buffer coupled between the input buffer and the first current mirror, and a second output buffer coupled between the input buffer and the second current mirror.
    Type: Application
    Filed: May 24, 2018
    Publication date: November 28, 2019
    Inventors: Jikai CHEN, Yanli FAN
  • Patent number: 10483976
    Abstract: In examples, an apparatus comprises a pin, an input buffer coupled to the pin at an output of the input buffer, a voltage divider circuit coupled to the input buffer at an input of the input buffer, a first current mirror coupled to the input buffer, and a second current mirror coupled to the input buffer. The apparatus also comprises a first output buffer coupled between the input buffer and the first current mirror, and a second output buffer coupled between the input buffer and the second current mirror.
    Type: Grant
    Filed: May 24, 2018
    Date of Patent: November 19, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jikai Chen, Yanli Fan
  • Publication number: 20190305811
    Abstract: A circuit includes a sensor configured to receive an input signal and to provide a sensor output signal in response to the received input signal. A plurality of mirror circuits are configured to receive the sensor output signal from the sensor and to generate mirror circuit output signals. The plurality of mirror circuits includes a first mirror circuit and at least a second mirror circuit. The first mirror circuit increases its respective mirror circuit output signal until its saturation value is reached. The second mirror circuit increases its respective mirror output signal if the sensor output signal is above a threshold value and until its saturation value is reached.
    Type: Application
    Filed: June 19, 2019
    Publication date: October 3, 2019
    Inventors: Jikai Chen, Yuan Rao, Yanli Fan
  • Publication number: 20190253091
    Abstract: A circuit includes a sensor configured to receive an input signal and to provide a sensor output signal in response to the received input signal. A plurality of mirror circuits are configured to receive the sensor output signal from the sensor and to generate mirror circuit output signals. The plurality of mirror circuits includes a first mirror circuit and at least a second mirror circuit. The first mirror circuit increases its respective mirror circuit output signal until its saturation value is reached. The second mirror circuit increases its respective mirror output signal if the sensor output signal is above a threshold value and until its saturation value is reached.
    Type: Application
    Filed: February 13, 2018
    Publication date: August 15, 2019
    Inventors: Jikai Chen, Yuan Rao, Yanli Fan
  • Patent number: 10374647
    Abstract: A circuit includes a sensor configured to receive an input signal and to provide a sensor output signal in response to the received input signal. A plurality of mirror circuits are configured to receive the sensor output signal from the sensor and to generate mirror circuit output signals. The plurality of mirror circuits includes a first mirror circuit and at least a second mirror circuit. The first mirror circuit increases its respective mirror circuit output signal until its saturation value is reached. The second mirror circuit increases its respective mirror output signal if the sensor output signal is above a threshold value and until its saturation value is reached.
    Type: Grant
    Filed: February 13, 2018
    Date of Patent: August 6, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jikai Chen, Yuan Rao, Yanli Fan
  • Publication number: 20190097593
    Abstract: An offset cancellation circuit and method are provided where successive stages of cascaded amplifiers are operated in a saturated state. Biasing is provided, by a feedback amplifier, connected in a feedback loop for each cascaded amplifier, so as to be responsive, in a non-saturated state, to the input of an associated amplifier stage operating in the saturated state.
    Type: Application
    Filed: September 26, 2017
    Publication date: March 28, 2019
    Inventors: Jikai Chen, Gerd Schuppener, Yanli Fan
  • Patent number: 10236878
    Abstract: An isolator device (200) includes a differential transmitter, a differential receiver, and a pair of differential signal lines between the differential transmitter and the differential receiver. The isolator device also comprises isolation circuitry along the pair of differential signal lines, wherein the isolation circuitry includes a transmitter-side capacitor for each differential signal line, a receiver-side capacitor for each differential signal line, and at least one common-mode voltage regulation component.
    Type: Grant
    Filed: June 5, 2018
    Date of Patent: March 19, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jikai Chen, Yanli Fan
  • Patent number: 8330632
    Abstract: Calibration of an analog-to-digital converter (ADC) is accomplished via a reference comparator, a first and second multiplexer (MUX), and a finite state machine (FSM). By sampling an analog input with the reference comparator and comparing the results with those of the ADC using the FSM, all the comparators in the ADC can be calibrated without interrupting the ADC's normal operation. The first MUX provides a same reference voltage to the reference comparator as a comparator selected for the calibration, and the second MUX provides the FSM with the output of the selected comparator. The FSM then performs a comparison of the reference comparator and the selected comparator, extracts the polarity of the mismatch, and updates the contents of a memory with the extracted polarity. An offset control in the selected comparator receives a signal corresponding to the extracted polarity stored in the memory and injects offset current into the comparator.
    Type: Grant
    Filed: February 11, 2011
    Date of Patent: December 11, 2012
    Assignee: University of Florida Research Foundation, Inc.
    Inventors: Rizwan Bashirullah, Jikai Chen
  • Publication number: 20120206281
    Abstract: Calibration of an analog-to-digital converter (ADC) is accomplished via a reference comparator, a first and second multiplexer (MUX), and a finite state machine (FSM). By sampling an analog input with the reference comparator and comparing the results with those of the ADC using the FSM, all the comparators in the ADC can be calibrated without interrupting the ADC's normal operation. The first MUX provides a same reference voltage to the reference comparator as a comparator selected for the calibration, and the second MUX provides the FSM with the output of the selected comparator. The FSM then performs a comparison of the reference comparator and the selected comparator, extracts the polarity of the mismatch, and updates the contents of a memory with the extracted polarity. An offset control in the selected comparator receives a signal corresponding to the extracted polarity stored in the memory and injects offset current into the comparator.
    Type: Application
    Filed: February 11, 2011
    Publication date: August 16, 2012
    Applicant: University of Florida Research Foundation, Inc.
    Inventors: Rizwan BASHIRULLAH, Jikai CHEN