Patents by Inventor Jim Parks

Jim Parks has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11642315
    Abstract: A method of preparing a pharmaceutical product comprises the steps of (a) providing a neat active pharmaceutical ingredient (API) complying with at least five of the following parameters determined by using a FT4 powder rheometer: (i) specific basic flow energy of at most 60 mJ/g; (ii) stability index of 0.75 to 1.25; (iii) specific energy of at most 10 mJ/g; (iv) major principle stress at 15 kPa of at most 40; (v) flow function at 15 kPa of at least 1.3; (vi) consolidated bulk density at 15 kPa of at least 0.26 g/mL; (vii) compressibility of at most 47%; and (viii) wall friction angle of at most 40°; (b) dispensing the neat API of step (a) into a bottom part of a pharmaceutical carrier using a vacuum assisted metering and filling device; and (c) encapsulating the bottom part, thereby producing a pharmaceutical product.
    Type: Grant
    Filed: September 28, 2018
    Date of Patent: May 9, 2023
    Assignee: Novartis AG
    Inventors: Elodia Di Renzo, David Hook, Markus Krumme, Steffen Lang, Massimo Moratto, Joerg Ogorka, Jim Parks, Dale Ploeger, Norbert Rasenack, Hendrik Schneider, Stefan Steigmiller, Gordon Stout, Patrick Tritschler, Fabian Weber
  • Publication number: 20220175682
    Abstract: The present invention relates to methods of preparing pharmaceutical products, involving filling active pharmaceutical ingredient powders into pharmaceutical carriers with a vacuum assisted metering and filling device. The methods disclosed herein can be used in a continuous process, such as in a high-throughput process for producing a pharmaceutical product. The present invention further relates to a particular quality of the neat active pharmaceutical ingredient (API) HDM201, i.e. siremadlin, present as succinic acid co-crystal, which can be used in the methods of preparation of the present invention.
    Type: Application
    Filed: April 2, 2020
    Publication date: June 9, 2022
    Inventors: Nicole BIERI, Elodia DI RENZO, David HOOK, Jennifer Claire HOOTON, Markus KRUMME, Steffen LANG, Franck MALLET, Massimo MORATTO, Joerg OGORKA, Jim PARKS, Dale W. PLOEGER, Norbert RASENACK, Hendrik SCHNEIDER, Lipa SHAH, Stefan STEIGMILLER, Gordon STOUT, Patrick TRITSCHLER, Fabian WEBER
  • Publication number: 20200315973
    Abstract: A method of preparing a pharmaceutical product comprises the steps of (a) providing a neat active pharmaceutical ingredient (API) complying with at least five of the following parameters determined by using a FT4 powder rheometer: (i) specific basic flow energy of at most 60 mJ/g; (ii) stability index of 0.75 to 1.25; (iii) specific energy of at most 10 mJ/g; (iv) major principle stress at 15 kPa of at most 40; (v) flow function at 15 kPa of at least 1.3; (vi) consolidated bulk density at 15 kPa of at least 0.26 g/mL; (vii) compressibility of at most 47%; and (viii) wall friction angle of at most 40°; (b) dispensing the neat API of step (a) into a bottom part of a pharmaceutical carrier using a vacuum assisted metering and filling device; and (c) encapsulating the bottom part, thereby producing a pharmaceutical product.
    Type: Application
    Filed: September 28, 2018
    Publication date: October 8, 2020
    Inventors: Elodia Di Renzo, David Hook, Markus Krumme, Steffen Lang, Massimo Moratto, Joerg Ogorka, Jim Parks, Dale Ploeger, Norbert Rasenack, Hendrik Schneider, Stefan Steigmiller, Gordon Stout, Patrick Tritschler, Fabian Weber
  • Patent number: 9298799
    Abstract: A method for managing records in an object-oriented database is disclosed. Modified representations of data in fields of records is generated in response to patterns in the data. The modified representations of the data is compressed utilizing similarities in the modified representations of the data.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: March 29, 2016
    Assignee: Altera Corporation
    Inventors: Bruce Pedersen, Jim Park, Peter Kazarian
  • Patent number: 8516504
    Abstract: A method or apparatus that allows new devices to be easily integrated with computer aided design (CAD) tools via an easily extensible application programming interface (API). In an embodiment, new devices are added by reading a new device type and assigning a sequential index value. Index values are assigned to the new devices by appending a new device type to the end of an enumeration construct. When the data structure is compiled, the new device type is converted to a sequential index value. Data values for the new device are added to a data structure and can be accessed via the index value. Because the added device type is appended to the end of the enumeration construct, the index values assigned to the original data types remain unchanged. Consequently, recompilation is only required for applications that need to access the new devices and is unnecessary for the applications that do not use the new devices.
    Type: Grant
    Filed: January 28, 2003
    Date of Patent: August 20, 2013
    Assignee: Altera Corporation
    Inventors: Jim Park, David Karchmer
  • Patent number: 8356019
    Abstract: A method for managing records in an object-oriented database is disclosed. Modified representations of data in fields of records is generated in response to patterns in the data. The modified representations of the data is compressed utilizing similarities in the modified representations of the data.
    Type: Grant
    Filed: December 11, 2002
    Date of Patent: January 15, 2013
    Assignee: Altera Corporation
    Inventors: Bruce Pedersen, Jim Park, Peter Kazarian
  • Patent number: 8161469
    Abstract: Compiled configuration files for different programmable logic devices that are intended to be functionally equivalent may be compared using multiple different comparisons to assure functional equivalence. The different comparisons include a fitter or resource report comparison, an engineering bit settings report that compares vectors of bits that represent the settings of hard logic blocks, and comparisons based on location, connectivity and functionality. These comparisons are particularly well-suited for determining equivalence between different models of programmable logic devices, or even different types of devices such as field-programmable gate arrays as compared to mask-programmable logic devices.
    Type: Grant
    Filed: December 13, 2005
    Date of Patent: April 17, 2012
    Assignee: Altera Corporation
    Inventors: Mihail Iotov, Erhard Joachim Pistorius, Jim Park, David Karchmer
  • Patent number: 7839167
    Abstract: A programmable logic integrated circuit device has a plurality of regions of programmable logic disposed on the device in a plurality of intersecting rows and columns of such regions. Interconnection resources (e.g., interconnection conductors, signal buffers/drivers, programmable connectors, etc.) are provided on the device for making programmable interconnections to, from, and/or between the regions. At least some of these interconnection resources are provided in two forms that are architecturally similar (e.g., with similar and substantially parallel routing) but that have significantly different signal propagation speed characteristics. For example, a major or larger portion of such dual-form interconnection resources may have what may be termed normal signal speed, while a smaller minor portion may have significantly faster signal speed. Secondary (e.g.
    Type: Grant
    Filed: January 20, 2009
    Date of Patent: November 23, 2010
    Assignee: Altera Corporation
    Inventors: Tony Ngai, Bruce Pedersen, Sergey Shumarayev, James Schleicher, Wei-Jen Huang, Michael Hutton, Victor Maruri, Rakesh Patel, Peter J. Kazarian, Andrew Leaver, David W. Mendel, Jim Park
  • Publication number: 20090289660
    Abstract: A programmable logic integrated circuit device has a plurality of regions of programmable logic disposed on the device in a plurality of intersecting rows and columns of such regions. Interconnection resources (e.g., interconnection conductors, signal buffers/drivers, programmable connectors, etc.) are provided on the device for making programmable interconnections to, from, and/or between the regions. At least some of these interconnection resources are provided in two forms that are architecturally similar (e.g., with similar and substantially parallel routing) but that have significantly different signal propagation speed characteristics. For example, a major or larger portion of such dual-form interconnection resources may have what may be termed normal signal speed, while a smaller minor portion may have significantly faster signal speed. Secondary (e.g.
    Type: Application
    Filed: January 20, 2009
    Publication date: November 26, 2009
    Inventors: Tony Ngai, Bruce Pedersen, Sergey Shumarayev, James Schleicher, Wei-Jen Huang, Michael Hutton, Victor Maruri, Rakesh Patel, Peter J. Kazarian, Andrew Leaver, David W. Mendel, Jim Park
  • Patent number: 7573297
    Abstract: Methods and apparatus for novel routing structures and methods that improve fitting of user-defined functions onto programmable logic devices. In particular, second time fitting is improved. Exemplary structures and methods include allowing product terms to be expanded using inputs from more than one neighboring macrocell by providing multiple expansion and bypassing paths. Also, product term OR shifting prevents macrocell output stages from being buried and made inaccessible, and macrocell outputs are provided on expander word lines, increasing efficiency of those lines, as well as conserving routing resources. Expansion, bypassing, OR shifting, and expander word lines may terminate at logic array block boundaries or may continue beyond these boundaries to other logic array blocks.
    Type: Grant
    Filed: December 11, 2006
    Date of Patent: August 11, 2009
    Assignee: Altera Corporation
    Inventors: Guu Lin, Stephanie Tran, Bruce Pederson, Brad Vest, Jim Park, Jay Schleicher
  • Patent number: 7492188
    Abstract: A programmable logic integrated circuit device has a plurality of regions of programmable logic disposed on the device in a plurality of intersecting rows and columns of such regions. Interconnection resources (e.g., interconnection conductors, signal buffers/drivers, programmable connectors, etc.) are provided on the device for making programmable interconnections to, from, and/or between the regions. At least some of these interconnection resources are provided in two forms that are architecturally similar (e.g., with similar and substantially parallel routing) but that have significantly different signal propagation speed characteristics. For example, a major or larger portion of such dual-form interconnection resources may have what may be termed normal signal speed, while a smaller minor portion may have significantly faster signal speed. Secondary (e.g.
    Type: Grant
    Filed: July 30, 2007
    Date of Patent: February 17, 2009
    Assignee: Altera Corporation
    Inventors: Tony Ngai, Bruce Pedersen, Sergey Shumarayev, James Schleicher, Wei-Jen Huang, Michael Hutton, Victor Maruri, Rakesh Patel, Peter J. Kazarian, Andrew Leaver, David W. Mendel, Jim Park
  • Publication number: 20080074143
    Abstract: A programmable logic integrated circuit device has a plurality of regions of programmable logic disposed on the device in a plurality of intersecting rows and columns of such regions. Interconnection resources (e.g., interconnection conductors, signal buffers/drivers, programmable connectors, etc.) are provided on the device for making programmable interconnections to, from, and/or between the regions. At least some of these interconnection resources are provided in two forms that are architecturally similar (e.g., with similar and substantially parallel routing) but that have significantly different signal propagation speed characteristics. For example, a major or larger portion of such dual-form interconnection resources may have what may be termed normal signal speed, while a smaller minor portion may have significantly faster signal speed. Secondary (e.g.
    Type: Application
    Filed: July 30, 2007
    Publication date: March 27, 2008
    Inventors: Tony Ngai, Bruce Pedersen, Sergey Shumarayev, James Schleicher, Wei-Jen Huang, Michael Hutton, Victor Maruri, Rakesh Patel, Peter Kazarian, Andrew Leaver, David Mendel, Jim Park
  • Patent number: 7277902
    Abstract: A graphical tool assists a user in migrating programming changes from one programmable logic device to another. The tool preferably compares a new user configuration dataset (e.g., the user configuration dataset including old features as well as newly-added features) for the “origin” programmable logic device to the existing user configuration dataset (i.e., the user configuration dataset including only old features) for a “destination” programmable logic device, and displays differences to the user. The tool preferably also assists the user to synchronize the devices by “copying” the new features of the user configuration dataset for one device into the old user configuration dataset for another device to the extent possible, by providing graphical inputs to allow the user to indicate which features should be synchronized, or to graphically manipulate the feature assignments directly.
    Type: Grant
    Filed: April 18, 2005
    Date of Patent: October 2, 2007
    Assignee: Altera Corporation
    Inventors: Jim Park, Mihail Iotov, Michael V. Wenzler
  • Patent number: 7262635
    Abstract: A programmable logic device has many regions of programmable logic, together with relatively general-purpose, programmable, interconnection resources that can be used to make interconnections between virtually any of the logic regions. In addition, various types of more local interconnection resources are associated with each logic region for facilitating the making of interconnections between adjacent or nearby logic regions without the need to use the general-purpose interconnection resources for those interconnections. The local interconnection resources support flexible clustering of logic regions via relatively direct and therefore high-speed interconnections, preferably in both horizontal and vertical directions in the typically two-dimensional array of logic regions. The logic region clustering options provided by the local interconnection resources are preferably boundary-less or substantially boundary-less within the array of logic regions.
    Type: Grant
    Filed: September 1, 2006
    Date of Patent: August 28, 2007
    Assignee: Altera Corporation
    Inventors: James Schleicher, Jim Park, Sergey Shumarayev, Bruce Pedersen, Tony Ngai, Wei-Jen Huang, Victor Maruri, Rakesh Patel
  • Publication number: 20070080710
    Abstract: A programmable logic device has many regions of programmable logic, together with relatively general-purpose, programmable, interconnection resources that can be used to make interconnections between virtually any of the logic regions. In addition, various types of more local interconnection resources are associated with each logic region for facilitating the making of interconnections between adjacent or nearby logic regions without the need to use the general-purpose interconnection resources for those interconnections. The local interconnection resources support flexible clustering of logic regions via relatively direct and therefore high-speed interconnections, preferably in both horizontal and vertical directions in the typically two-dimensional array of logic regions. The logic region clustering options provided by the local interconnection resources are preferably boundary-less or substantially boundary-less within the array of logic regions.
    Type: Application
    Filed: September 1, 2006
    Publication date: April 12, 2007
    Inventors: James Schleicher, Jim Park, Sergey Shumarayev, Bruce Pedersen, Tony Ngai, Wei-Jen Huang, Victor Maruri, Rakesh Patel
  • Patent number: 7161384
    Abstract: Methods and apparatus for novel routing structures and methods that improve fitting of user-defined functions onto programmable logic devices. In particular, second time fitting is improved. Exemplary structures and methods include allowing product terms to be expanded using inputs from more than one neighboring macrocell by providing multiple expansion and bypassing paths. Also, product term OR shifting prevents macrocell output stages from being buried and made inaccessible, and macrocell outputs are provided on expander word lines, increasing efficiency of those lines, as well as conserving routing resources. Expansion, bypassing, OR shifting, and expander word lines may terminate at logic array block boundaries or may continue beyond these boundaries to other logic array blocks.
    Type: Grant
    Filed: July 12, 2005
    Date of Patent: January 9, 2007
    Assignee: Altera Corporation
    Inventors: Guu Lin, Stephanie Tran, Bruce Pederson, Brad Vest, Jim Park, Jay Schleicher
  • Publication number: 20060236293
    Abstract: A graphical tool assists a user in migrating programming changes from one programmable logic device to another. The tool preferably compares a new user configuration dataset (e.g., the user configuration dataset including old features as well as newly-added features) for the “origin” programmable logic device to the existing user configuration dataset (i.e., the user configuration dataset including only old features) for a “destination” programmable logic device, and displays differences to the user. The tool preferably also assists the user to synchronize the devices by “copying” the new features of the user configuration dataset for one device into the old user configuration dataset for another device to the extent possible, by providing graphical inputs to allow the user to indicate which features should be synchronized, or to graphically manipulate the feature assignments directly.
    Type: Application
    Filed: April 18, 2005
    Publication date: October 19, 2006
    Inventors: Jim Park, Mihail Iotov, Michael Wenzler
  • Patent number: 7123052
    Abstract: A programmable logic device has many regions of programmable logic, together with relatively general-purpose, programmable, interconnection resources that can be used to make interconnections between virtually any of the logic regions. In addition, various types of more local interconnection resources are associated with each logic region for facilitating the making of interconnections between adjacent or nearby logic regions without the need to use the general-purpose interconnection resources for those interconnections. The local interconnection resources support flexible clustering of logic regions via relatively direct and therefore high-speed interconnections, preferably in both horizontal and vertical directions in the typically two-dimensional array of logic regions. The logic region clustering options provided by the local interconnection resources are preferably boundary-less or substantially boundary-less within the array of logic regions.
    Type: Grant
    Filed: March 22, 2005
    Date of Patent: October 17, 2006
    Assignee: Altera Corporation
    Inventors: James Schleicher, Jim Park, Sergey Shumarayev, Bruce Pederson, Tony Ngai, Wei-Jen Huang, Victor Maruri, Rakesh Patel
  • Patent number: 6989689
    Abstract: A programmable logic integrated circuit device has a plurality of regions of programmable logic disposed on the device in a plurality of intersecting rows and columns of such regions. Interconnection resources (e.g., interconnection conductors, signal buffers/drivers, programmable connectors, etc.) are provided on the device for making programmable interconnections to, from, and/or between the regions. At least some of these interconnection resources are provided in two forms that are architecturally similar (e.g., with similar and substantially parallel routing) but that have significantly different signal propagation speed characteristics. For example, a major or larger portion of such dual-form interconnection resources may have what may be termed normal signal speed, while a smaller minor portion may have significantly faster signal speed. Secondary (e.g.
    Type: Grant
    Filed: May 24, 2004
    Date of Patent: January 24, 2006
    Assignee: Altera Corporation
    Inventors: Tony Ngai, Bruce Pedersen, Sergey Shumarayev, James Schleicher, Wei-Jen Huang, Michael Hutton, Victor Maruri, Rakesh Patel, Peter J. Kazarian, Andrew Leaver, David W. Mendel, Jim Park
  • Publication number: 20050218930
    Abstract: A programmable logic device has many regions of programmable logic, together with relatively general-purpose, programmable, interconnection resources that can be used to make interconnections between virtually any of the logic regions. In addition, various types of more local interconnection resources are associated with each logic region for facilitating the making of interconnections between adjacent or nearby logic regions without the need to use the general-purpose interconnection resources for those interconnections. The local interconnection resources support flexible clustering of logic regions via relatively direct and therefore high-speed interconnections, preferably in both horizontal and vertical directions in the typically two-dimensional array of logic regions. The logic region clustering options provided by the local interconnection resources are preferably boundary-less or substantially boundary-less within the array of logic regions.
    Type: Application
    Filed: March 22, 2005
    Publication date: October 6, 2005
    Inventors: James Schleicher, Jim Park, Sergey Shumarayev, Bruce Pedersen, Tony Ngai, Wei-Jen Huang, Victor Maruri, Rakesh Patel