Patents by Inventor Jin-Dong Chern

Jin-Dong Chern has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8211774
    Abstract: The invention provides a method for forming a semiconductor structure. A substrate is provided. A conductive layer is formed on the substrate. A first patterned mask layer is formed on the conductive layer. The conductive layer exposed by the first patterned mask layer is removed to expose a first sidewall of the conductive layer. A doped region is formed in the substrate by a doping step using the first patterned mask layer as a mask. The first patterned mask layer is removed. A second patterned mask layer is formed on the conductive layer. The conductive layer exposed by the second patterned mask layer is removed to expose a second sidewall opposite to the first sidewall of the conductive layer. The second patterned mask layer is removed.
    Type: Grant
    Filed: September 18, 2009
    Date of Patent: July 3, 2012
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Wen-Hsun Lo, Hsing-Chao Liu, Jin-Dong Chern, Po-Shun Huang
  • Publication number: 20110070709
    Abstract: The invention provides a method for forming a semiconductor structure. A substrate is provided. A conductive layer is formed on the substrate. A first patterned mask layer is formed on the conductive layer. The conductive layer exposed by the first patterned mask layer is removed to expose a first sidewall of the conductive layer. A doped region is formed in the substrate by a doping step using the first patterned mask layer as a mask. The first patterned mask layer is removed. A second patterned mask layer is formed on the conductive layer. The conductive layer exposed by the second patterned mask layer is removed to expose a second sidewall opposite to the first sidewall of the conductive layer. The second patterned mask layer is removed.
    Type: Application
    Filed: September 18, 2009
    Publication date: March 24, 2011
    Applicant: VANGUARD INTERNATIONAL SEMICONDUCTOR CORPORATION
    Inventors: Wen-Hsun Lo, Hsing-Chao Liu, Jin-Dong Chern, Po-Shun Huang
  • Patent number: 7745343
    Abstract: A method for fabricating a semiconductor device with a fuse element includes providing a semiconductor structure with a fuse element formed over a first device region thereof. A first interlayer dielectric layer, an etching stop layer and a second interlayer dielectric layer are sequentially formed. A bond pad is formed over the second interlayer dielectric layer in a second device region of the semiconductor structure. A passivation layer is formed over the bond pad and the second interlayer dielectric layer. A first etching process is performed to form a first opening in the first device region and a second opening in the second device region, wherein the first opening exposes a portion of the second interlayer dielectric layer over the fuse element and, and the second opening partially exposes a portion of the bond pad. A second etching process and a third etching process are performed to leave another passivation layer conformably covering the fuse element and the semiconductor structure adjacent thereto.
    Type: Grant
    Filed: April 28, 2009
    Date of Patent: June 29, 2010
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Wen-Hsun Lo, Hsing-Chao Liu, Jin-Dong Chern, Kwang-Ming Lin
  • Patent number: 6277719
    Abstract: A method for forming a low resistance metal/polysilicon gate for use in CMOS devices comprising: (1) a novel anneal step prior to formation of a diffusion barrier layer and (2) a novel diffusion barrier layer composed of titanium nitride deposited over titanium silicide or titanium nitride deposited directly on the polysilicon. A first insulating layer is formed over a silicon substrate, and a polysilicon layer is formed over the first insulating layer. In a key step, the polysilicon layer is annealed to prevent peeling of the subsequently formed diffusion barrier layer. A diffusion barrier layer comprising titanium nitride deposited over titanium silicide or titanium nitride deposited directly on the polysilicon is formed over the polysilicon layer. A tungsten layer is formed over the diffusion barrier layer, and a capping layer comprising a silicon nitride layer over an oxide layer can be formed over the tungsten layer.
    Type: Grant
    Filed: November 15, 1999
    Date of Patent: August 21, 2001
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Jin-Dong Chern, Kwong-Jr Tsai, Ing-Ruey Liaw, Randy C. H. Chang
  • Patent number: 6114198
    Abstract: A process for creating a capacitor structure, for a DRAM device, in which the capacitance has been increased via use of a high dielectric constant capacitor dielectric layer, and via the use of a storage node electrode, comprised of a top surface HSG layer, has been developed. The process features deposition of an HSG TiN layer, used as part of a storage node structure, resulting in an increase in storage node electrode surface area, and thus an increase in capacitance.
    Type: Grant
    Filed: May 7, 1999
    Date of Patent: September 5, 2000
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Sen-Huan Huang, Yeur-Luen Tu, Jin-Dong Chern