Patents by Inventor Jin-Hua Liu

Jin-Hua Liu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7569480
    Abstract: In a method of fabricating a semiconductor device, a first mask pattern is formed on a substrate. The first mask pattern has a first opening formed to expose the substrate. An oxidation barrier region is formed in the substrate exposed by the first opening, and the first mask pattern is patterned to form a second mask pattern having a second opening. A gate insulation layer is formed on the substrate exposed by the second opening. The gate insulation layer has a variable thickness.
    Type: Grant
    Filed: July 24, 2007
    Date of Patent: August 4, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin Hua Liu, Jong-Hyon Ahn
  • Publication number: 20080026519
    Abstract: In a method of fabricating a semiconductor device, a first mask pattern is formed on a substrate. The first mask pattern has a first opening formed to expose the substrate. An oxidation barrier region is formed in the substrate exposed by the first opening, and the first mask pattern is patterned to form a second mask pattern having a second opening. A gate insulation layer is formed on the substrate exposed by the second opening. The gate insulation layer has a variable thickness.
    Type: Application
    Filed: July 24, 2007
    Publication date: January 31, 2008
    Inventors: Jin Hua Liu, Jong-Hyon Ahn
  • Publication number: 20070257303
    Abstract: A deep source/drain region and a source/drain extension region may be formed in a semiconductor substrate adjacent to a gate electrode. A first silicide layer may be formed on the source/drain extension region. A gate spacer may be formed on a sidewall of the gate electrode to cover the first silicide layer. A second silicide layer may be formed on the deep source/drain region outside the gate spacer.
    Type: Application
    Filed: May 3, 2007
    Publication date: November 8, 2007
    Inventors: Jin Hua Liu, Jong-Hyon Ahn
  • Patent number: 7045429
    Abstract: In a method of manufacturing a semiconductor device, a device including gate electrodes and asymmetric source and drain regions is formed by employing a semiconductor layer structure. The short channel effect is prevented in the resulting device even though the gate electrodes are of a dimension on the order of nanometers. Additionally, the gate electrodes and asymmetric source and drain regions of the semiconductor device may be precisely formed to have dimensions on the nanometer scale because a semiconductor layer structure is used in the process for manufacturing the semiconductor device.
    Type: Grant
    Filed: February 2, 2005
    Date of Patent: May 16, 2006
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Jin-Hua Liu, Hee-Sung Kang, Choong-Ryul Ryou
  • Publication number: 20050176207
    Abstract: In a method of manufacturing a semiconductor device, a device including gate electrodes and asymmetric source and drain regions is formed by employing a semiconductor layer structure. The short channel effect is prevented in the resulting device even though the gate electrodes are of a dimension on the order of nanometers. Additionally, the gate electrodes and asymmetric source and drain regions of the semiconductor device may be precisely formed to have dimensions on the nanometer scale because a semiconductor layer structure is used in the process for manufacturing the semiconductor device.
    Type: Application
    Filed: February 2, 2005
    Publication date: August 11, 2005
    Inventors: Jin-Hua Liu, Hee-Sung Kang, Choong-Ryul Ryou