Patents by Inventor JIN-HYUN NOH

JIN-HYUN NOH has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240104115
    Abstract: Disclosed herein are a method and apparatus for converting a credential data schema.
    Type: Application
    Filed: July 11, 2023
    Publication date: March 28, 2024
    Applicant: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE
    Inventors: Seok-Hyun KIM, Soo-Hyung KIM, Young-Seob CHO, Geon-Woo KIM, Young-Sam KIM, Jong-Hyouk NOH, Kwan-Tae CHO, Sang-Rae CHO, Jin-Man CHO, Seung-Hun JIN
  • Publication number: 20240104990
    Abstract: Disclosed herein is a method for user-centered visitor access management, which may include issuing, by a management office server, a digital certificate to a householder terminal; registering, by a wall-pad, a householder in response to a request to register the householder based on the digital certificate; requesting, by the householder terminal, the management office server to register a visitor based on a visit request from a visitor terminal and delegating the digital certificate to the visitor terminal; making an entry request to a management terminal based on the digital certificate; verifying, by the wall-pad, the digital certificate based on a request for verification for entry from a wall-pad management terminal and providing a verification result to the wall-pad management terminal when the management terminal is the wall-pad management terminal; and managing and controlling, by the wall-pad, permission to use home devices based on delegated permission information of the digital certificate.
    Type: Application
    Filed: March 22, 2023
    Publication date: March 28, 2024
    Applicant: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE
    Inventors: Seok-Hyun KIM, Young-Seob CHO, Soo-Hyung KIM, Geon-Woo KIM, Young-Sam KIM, Jong-Hyouk NOH, Kwan-Tae CHO, Sang-Rae CHO, Jin-Man CHO, Seung-Hun JIN
  • Patent number: 10084079
    Abstract: A semiconductor device includes a first well disposed in a substrate and including a first impurity of a first conductivity type, a second well disposed in the substrate, including a second impurity of a second conductivity type different from the first conductivity type, and having first to third portions, and a gate structure formed on the first well and the second well, wherein the second portion is disposed between the first portion and the third portion, the first portion and the third portion are formed deeper than the second portion, and concentration of the second impurity of the first portion and the third portion is greater than concentration of the second impurity of the second portion.
    Type: Grant
    Filed: February 24, 2016
    Date of Patent: September 25, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Hyun Yoo, Kwan-Young Kim, Jin-Hyun Noh, Kee-Moon Chun, Yong-Woo Jeon
  • Patent number: 10056479
    Abstract: A semiconductor device has reduced ON resistance (Ron) as well as a reduced electric field emanating from a current path. The semiconductor device includes a fin pattern, a gate electrode intersecting the fin pattern, a source region which has a first conductivity type and is disposed on one side of the gate electrode, a body region which has a second conductivity type, is situated within the fin pattern under the source region, and extends in a loop around the source region, a drain region which has the first conductivity type and is disposed on the other side of the gate electrode, a field dispersion region which has the second conductivity type and is situated within the fin pattern between the gate electrode and the drain region, and a drift region which has the first conductivity type, is situated within the fin pattern under the drain region and the field dispersion region, and extends in a loop around the drain region and the field dispersion region.
    Type: Grant
    Filed: January 12, 2016
    Date of Patent: August 21, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Hyun Yoo, Jin-Hyun Noh, Kee-Moon Chun, Jong-Sung Jeon
  • Patent number: 9941280
    Abstract: According to example embodiments, a semiconductor device includes a first fin, a second fin that is separated from the first fin, and a gate on the first fin and the second fin. The gate crosses the first fin and the second fin. The first fin includes a first doped area at both sides of the gate. The first doped area is configured to have a first voltage applied thereto. The second fin includes a second doped area at both sides of the gate. The second doped area is configured to have a second voltage applied thereto. The second voltage is different than the first voltage.
    Type: Grant
    Filed: August 4, 2016
    Date of Patent: April 10, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwan-Young Kim, Jae-Hyun Yoo, Jin-Hyun Noh, Woo-Yeol Maeng, Yong-Woo Jeon
  • Patent number: 9935167
    Abstract: Semiconductor devices include a channel layer on a substrate, the channel layer including a material having a lattice constant different from a lattice constant of the substrate, a first gate electrode on the channel layer, a first source region of a first conductivity type at a first side of the first gate electrode, a first body region of a second conductivity type under the first source region and contacting the first source region, a first drain region of the first conductivity type disposed at a second side of the first gate electrode, a first drift region of the first conductivity type under the first drain region and contacting the first drain region, and a first stud region in the channel layer and the first drift region. The first stud region has an impurity concentration higher than an impurity concentration of the first drift region.
    Type: Grant
    Filed: September 19, 2016
    Date of Patent: April 3, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-Hyun Noh, Su-Tae Kim, Jae-Hyun Yoo, Byeong-Ryeol Lee, Jong-Sung Jeon
  • Patent number: 9576953
    Abstract: A layout design system for designing a semiconductor device includes a processor, a storage module storing an intermediate design, and a correction module used by the processor to correct the intermediate design. The intermediate design includes an active region and dummy designs on the active region. Each dummy design includes a dummy structure and dummy spacers disposed at opposite sides of the dummy structure. The correction module is configured to alter widths of regions of at least some of the dummy designs. The corrected design is used to produce a semiconductor device having an active fin, a hard mask layer disposed on the active fin, a gate structure crossing the over the hard mask layer, and a spacer disposed on at least one side of the gate structure. The hard mask layer, and the active fin, are provided with widths that vary due to the dummy designs.
    Type: Grant
    Filed: September 17, 2014
    Date of Patent: February 21, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kang-Hyun Baek, Jin-Hyun Noh, Tae-Joong Song, Gi-Young Yang, Sang-Kyu Oh
  • Patent number: 9548401
    Abstract: A semiconductor device includes a substrate including a first impurity diffusion region having a first doping concentration and at least one second impurity diffusion region having a second doping concentration different from the first doping concentration, the at least one second impurity region being surrounded by the first impurity diffusion region; at least one electrode facing the first impurity diffusion region and the at least one second impurity diffusion region; and at least one insulating layer between the first impurity diffusion region and the at least one electrode, and between the at least one second impurity diffusion region and the at least one electrode.
    Type: Grant
    Filed: April 29, 2015
    Date of Patent: January 17, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Hyun Yoo, Jin-Hyun Noh, Su-Tae Kim, Byeong-Ryeol Lee, Seong-Hun Jang, Jong-Sung Jeon
  • Publication number: 20170005162
    Abstract: Semiconductor devices include a channel layer on a substrate, the channel layer including a material having a lattice constant different from a lattice constant of the substrate, a first gate electrode on the channel layer, a first source region of a first conductivity type at a first side of the first gate electrode, a first body region of a second conductivity type under the first source region and contacting the first source region, a first drain region of the first conductivity type disposed at a second side of the first gate electrode, a first drift region of the first conductivity type under the first drain region and contacting the first drain region, and a first stud region in the channel layer and the first drift region. The first stud region has an impurity concentration higher than an impurity concentration of the first drift region.
    Type: Application
    Filed: September 19, 2016
    Publication date: January 5, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jin-Hyun NOH, Su-Tae KIM, Jae-Hyun YOO, Byeong-Ryeol LEE, Jong-Sung JEON
  • Publication number: 20160372593
    Abstract: A semiconductor device includes a first well disposed in a substrate and including a first impurity of a first conductivity type, a second well disposed in the substrate, including a second impurity of a second conductivity type different from the first conductivity type, and having first to third portions, and a gate structure formed on the first well and the second well, wherein the second portion is disposed between the first portion and the third portion, the first portion and the third portion are formed deeper than the second portion, and concentration of the second impurity of the first portion and the third portion is greater than concentration of the second impurity of the second portion.
    Type: Application
    Filed: February 24, 2016
    Publication date: December 22, 2016
    Inventors: Jae-Hyun YOO, Kwan-Young Kim, Jin-Hyun Noh, Kee-Moon Chun, Yong-Woo Jeon
  • Publication number: 20160343711
    Abstract: According to example embodiments, a semiconductor device includes a first fin, a second fin that is separated from the first fin, and a gate on the first fin and the second fin. The gate crosses the first fin and the second fin. The first fin includes a first doped area at both sides of the gate. The first doped area is configured to have a first voltage applied thereto. The second fin includes a second doped area at both sides of the gate. The second doped area is configured to have a second voltage applied thereto. The second voltage is different than the first voltage.
    Type: Application
    Filed: August 4, 2016
    Publication date: November 24, 2016
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kwan-Young KIM, Jae-Hyun YOO, Jin-Hyun NOH, Woo-Yeol MAENG, Yong-Woo JEON
  • Patent number: 9472659
    Abstract: Semiconductor devices include a channel layer on a substrate, the channel layer including a material having a lattice constant different from a lattice constant of the substrate, a first gate electrode on the channel layer, a first source region of a first conductivity type at a first side of the first gate electrode, a first body region of a second conductivity type under the first source region and contacting the first source region, a first drain region of the first conductivity type disposed at a second side of the first gate electrode, a first drift region of the first conductivity type under the first drain region and contacting the first drain region, and a first stud region in the channel layer and the first drift region. The first stud region has an impurity concentration higher than an impurity concentration of the first drift region.
    Type: Grant
    Filed: July 30, 2015
    Date of Patent: October 18, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-Hyun Noh, Su-Tae Kim, Jae-Hyun Yoo, Byeong-Ryeol Lee, Jong-Sung Jeon
  • Patent number: 9437730
    Abstract: According to example embodiments, a semiconductor device includes a first fin, a second fin that is separated from the first fin, and a gate on the first fin and the second fin. The gate crosses the first fin and the second fin. The first fin includes a first doped area at both sides of the gate. The first doped area is configured to have a first voltage applied thereto. The second fin includes a second doped area at both sides of the gate. The second doped area is configured to have a second voltage applied thereto. The second voltage is different than the first voltage.
    Type: Grant
    Filed: July 20, 2015
    Date of Patent: September 6, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwan-Young Kim, Jae-Hyun Yoo, Jin-Hyun Noh, Woo-Yeol Maeng, Yong-Woo Jeon
  • Publication number: 20160225896
    Abstract: A semiconductor device has reduced ON resistance (Ron) as well as a reduced electric field emanating from a current path. The semiconductor device includes a fin pattern, a gate electrode intersecting the fin pattern, a source region which has a first conductivity type and is disposed on one side of the gate electrode, a body region which has a second conductivity type, is situated within the fin pattern under the source region, and extends in a loop around the source region, a drain region which has the first conductivity type and is disposed on the other side of the gate electrode, a field dispersion region which has the second conductivity type and is situated within the fin pattern between the gate electrode and the drain region, and a drift region which has the first conductivity type, is situated within the fin pattern under the drain region and the field dispersion region, and extends in a loop around the drain region and the field dispersion region.
    Type: Application
    Filed: January 12, 2016
    Publication date: August 4, 2016
    Inventors: Jae-Hyun YOO, Jin-Hyun NOH, Kee-Moon CHUN, Jong-Sung JEON
  • Publication number: 20160149030
    Abstract: According to example embodiments, a semiconductor device includes a first fin, a second fin that is separated from the first fin, and a gate on the first fin and the second fin. The gate crosses the first fin and the second fin. The first fin includes a first doped area at both sides of the gate. The first doped area is configured to have a first voltage applied thereto. The second fin includes a second doped area at both sides of the gate. The second doped area is configured to have a second voltage applied thereto. The second voltage is different than the first voltage.
    Type: Application
    Filed: July 20, 2015
    Publication date: May 26, 2016
    Inventors: Kwan-Young KIM, Jae-Hyun YOO, Jin-Hyun NOH, Woo-Yeol MAENG, Yong-Woo JEON
  • Publication number: 20160149057
    Abstract: A semiconductor device includes a substrate including a first impurity diffusion region having a first doping concentration and at least one second impurity diffusion region having a second doping concentration different from the first doping concentration, the at least one second impurity region being surrounded by the first impurity diffusion region; at least one electrode facing the first impurity diffusion region and the at least one second impurity diffusion region; and at least one insulating layer between the first impurity diffusion region and the at least one electrode, and between the at least one second impurity diffusion region and the at least one electrode.
    Type: Application
    Filed: April 29, 2015
    Publication date: May 26, 2016
    Inventors: JAE-HYUN YOO, JIN-HYUN NOH, SU-TAE KIM, BYEONG-RYEOL LEE, SEONG-HUN JANG, JONG-SUNG JEON
  • Publication number: 20160141413
    Abstract: Semiconductor devices include a channel layer on a substrate, the channel layer including a material having a lattice constant different from a lattice constant of the substrate, a first gate electrode on the channel layer, a first source region of a first conductivity type at a first side of the first gate electrode, a first body region of a second conductivity type under the first source region and contacting the first source region, a first drain region of the first conductivity type disposed at a second side of the first gate electrode, a first drift region of the first conductivity type under the first drain region and contacting the first drain region, and a first stud region in the channel layer and the first drift region. The first stud region has an impurity concentration higher than an impurity concentration of the first drift region.
    Type: Application
    Filed: July 30, 2015
    Publication date: May 19, 2016
    Inventors: Jin-Hyun NOH, Su-Tae KIM, Jae-Hyun YOO, Byeong-Ryeol LEE, Jong-Sung JEON
  • Publication number: 20160133702
    Abstract: A semiconductor device includes a substrate having a first conductive type active region, a second conductive type drift region in the active region, a gate covering the active region on the drift region, a gate insulating film disposed between the active region and the gate, a second conductive type drain region in a location spaced apart from the gate in the drift region and having a higher doping concentration than that of the drift region, a first conductive type shallow well region spaced apart from the drain region in the drift region and between the gate and the drain region, and a second conductive type source region formed in the first conductive type shallow well region between the gate and the drain region and having a higher doping concentration than that of the first conductive type shallow well region.
    Type: Application
    Filed: June 8, 2015
    Publication date: May 12, 2016
    Inventors: JAE-HYUN YOO, KWAN-YOUNG KIM, JIN-HYUN NOH, WOO-YEOL MAENG, KEE-MOON CHUN, YONG-WOO JEON
  • Publication number: 20150221644
    Abstract: A layout design system for designing a semiconductor device includes a processor, a storage module storing an intermediate design, and a correction module used by the processor to correct the intermediate design. The intermediate design includes an active region and dummy designs on the active region. Each dummy design includes a dummy structure and dummy spacers disposed at opposite sides of the dummy structure. The correction module is configured to alter widths of regions of at least some of the dummy designs. The corrected design is used to produce a semiconductor device having an active fin, a hard mask layer disposed on the active fin, a gate structure crossing the over the hard mask layer, and a spacer disposed on at least one side of the gate structure. The hard mask layer, and the active fin, are provided with widths that vary due to the dummy designs.
    Type: Application
    Filed: September 17, 2014
    Publication date: August 6, 2015
    Inventors: KANG-HYUN BAEK, JIN-HYUN NOH, TAE-JOONG SONG, GI-YOUNG YANG, SANG-KYU OH