Patents by Inventor Jin-soak Kim

Jin-soak Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9997523
    Abstract: A static random access memory (SRAM) cell can include a first pull-up transistor, a first pull-down transistor, a second pull-up transistor, a second pull-down transistor, a first access transistor, and a second access transistor, all being coupled together in a 6 transistor SRAM cell, wherein each of the transistors is configured as a vertical channel transistor.
    Type: Grant
    Filed: June 23, 2017
    Date of Patent: June 12, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Toshiro Nakanishi, Donghwan Kim, Suhwan Kim, Yubin Kim, Jin Soak Kim, Gabjin Nam, Sungkweon Baek, Taehyun An, Eunae Chung
  • Publication number: 20170294441
    Abstract: A static random access memory (SRAM) cell can include a first pull-up transistor, a first pull-down transistor, a second pull-up transistor, a second pull-down transistor, a first access transistor, and a second access transistor, all being coupled together in a 6 transistor SRAM cell, wherein each of the transistors is configured as a vertical channel transistor.
    Type: Application
    Filed: June 23, 2017
    Publication date: October 12, 2017
    Inventors: Toshiro Nakanishi, Donghwan Kim, Suhwan Kim, Yubin Kim, Jin Soak Kim, Gabjin Nam, Sungkweon Baek, Taehyun An, Eunae Chung
  • Patent number: 9721957
    Abstract: A static random access memory (SRAM) cell can include a first pull-up transistor, a first pull-down transistor, a second pull-up transistor, a second pull-down transistor, a first access transistor, and a second access transistor, all being coupled together in a 6 transistor SRAM cell, wherein each of the transistors is configured as a vertical channel transistor.
    Type: Grant
    Filed: December 8, 2014
    Date of Patent: August 1, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Toshiro Nakanishi, Donghwan Kim, Suhwan Kim, Yubin Kim, Jin Soak Kim, Gabjin Nam, Sungkweon Baek, Taehyun An, Eunae Chung
  • Patent number: 9443735
    Abstract: There is provided a method of manufacturing a semiconductor device including: preparing a semiconductor substrate having an active region; forming a dielectric layer for gate insulation on the active region; forming a curing layer with a material containing germanium (Ge) on the dielectric layer; heat-treating the curing layer; and removing the curing layer. The germanium-containing material may be silicon germanium (SiGe) or germanium (Ge).
    Type: Grant
    Filed: July 28, 2014
    Date of Patent: September 13, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin Soak Kim, Gab Jin Nam, Dong Hwan Kim, Su Hwan Kim, Toshiro Nakanishi, Sung Kweon Baek, Tae Hyun An, Eun Ae Chung
  • Patent number: 9368589
    Abstract: A semiconductor device includes a first source/drain region and a second source/drain region disposed in an active region of a semiconductor substrate, and a gate structure crossing the active region and disposed between the first and second source/drain regions, the gate structure including a gate electrode having a first part and a second part on the first part, the gate electrode being at a lower level than an upper surface of the active region, an insulating capping pattern on the gate electrode, a gate dielectric between the gate electrode and the active region, and an empty space between the active region and the second part of the gate electrode.
    Type: Grant
    Filed: January 29, 2014
    Date of Patent: June 14, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sung-Kweon Baek, Gab-Jin Nam, Jin-Soak Kim, Ji-Young Min, Eun-Ae Chung
  • Publication number: 20150228722
    Abstract: Provided is a semiconductor device including: a substrate; a first fin-field effect transistor comprising a first fin-type semiconductor layer having a first height and a first width, formed on the substrate; and a second fin-field effect transistor comprising a second fin-type semiconductor layer having a second height and a second width, formed on the substrate. The first fin-field effect transistor and the second fin-field effect transistor are separated by a predetermined distance. The first height is greater than the second height and the first width is less than the second width.
    Type: Application
    Filed: February 3, 2015
    Publication date: August 13, 2015
    Inventors: Eun-Ae CHUNG, Gab-Jin NAM, Sung-Min KIM, Sung-Kweon BAEK, Jin-Soak KIM
  • Publication number: 20150179655
    Abstract: A static random access memory (SRAM) cell can include a first pull-up transistor, a first pull-down transistor, a second pull-up transistor, a second pull-down transistor, a first access transistor, and a second access transistor, all being coupled together in a 6 transistor SRAM cell, wherein each of the transistors is configured as a vertical channel transistor.
    Type: Application
    Filed: December 8, 2014
    Publication date: June 25, 2015
    Inventors: Toshiro Nakanishi, Donghwan Kim, Suhwan Kim, Yubin Kim, Jin Soak Kim, Gabjin Nam, Sungkweon Baek, Taehyun An, Eunae Chung
  • Publication number: 20150132937
    Abstract: There is provided a method of manufacturing a semiconductor device including: preparing a semiconductor substrate having an active region; forming a dielectric layer for gate insulation on the active region; forming a curing layer with a material containing germanium (Ge) on the dielectric layer; heat-treating the curing layer; and removing the curing layer. The germanium-containing material may be silicon germanium (SiGe) or germanium (Ge).
    Type: Application
    Filed: July 28, 2014
    Publication date: May 14, 2015
    Inventors: Jin Soak Kim, Gab Jin Nam, Dong Hwan Kim, Su Hwan Kim, Toshiro Nakanishi, Sung Kweon Baek, Tae Hyun An, Eun Ae Chung
  • Publication number: 20140291755
    Abstract: A semiconductor device includes a first source/drain region and a second source/drain region disposed in an active region of a semiconductor substrate, and a gate structure crossing the active region and disposed between the first and second source/drain regions, the gate structure including a gate electrode having a first part and a second part on the first part, the gate electrode being at a lower level than an upper surface of the active region, an insulating capping pattern on the gate electrode, a gate dielectric between the gate electrode and the active region, and an empty space between the active region and the second part of the gate electrode.
    Type: Application
    Filed: January 29, 2014
    Publication date: October 2, 2014
    Inventors: Sung-Kweon BAEK, Gab-Jin NAM, Jin-Soak KIM, Ji-Young MIN, Eun-Ae CHUNG
  • Patent number: 8785267
    Abstract: A method of manufacturing a semiconductor device includes forming a gate insulation layer pattern on a substrate, forming a sacrificial layer including impurities on the gate insulation layer pattern, annealing the sacrificial layer so that the impurities in the sacrificial layer diffuse into the gate insulation layer pattern, removing the sacrificial layer, and forming a gate electrode on the gate insulation layer pattern.
    Type: Grant
    Filed: September 13, 2012
    Date of Patent: July 22, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-kweon Baek, Jin-soak Kim, Gab-jin Nam, Ji-young Min, Eun-ae Chang
  • Publication number: 20140035058
    Abstract: Methods of manufacturing a semiconductor device include forming a thin layer on a substrate including a first region and a second region and forming a gate insulating layer on the thin layer. A lower electrode layer is formed on the gate insulating layer and the lower electrode layer disposed in the second region is removed to expose the gate insulating layer in the second region. Nitrogen is doped into an exposed portion of the gate insulating layer and the thin layer disposed under the gate insulating layer. An upper electrode layer is formed on the lower electrode layer remaining in the first region and the exposed portion of the gate insulating layer. The upper electrode layer, the lower electrode layer, the gate insulating layer and the thin layer are partially removed to form first and second gate structures in the first and second regions. The process may be simplified.
    Type: Application
    Filed: July 12, 2013
    Publication date: February 6, 2014
    Inventors: Ji-Young Min, Gab-Jin Nam, Eun-Ae Chung, Jung-Dal Choi, Jin-Soak Kim, Sung-Kweon Baek
  • Publication number: 20130157428
    Abstract: A method of manufacturing a semiconductor device includes forming a gate insulation layer pattern on a substrate, forming a sacrificial layer including impurities on the gate insulation layer pattern, annealing the sacrificial layer so that the impurities in the sacrificial layer diffuse into the gate insulation layer pattern, removing the sacrificial layer, and forming a gate electrode on the gate insulation layer pattern.
    Type: Application
    Filed: September 13, 2012
    Publication date: June 20, 2013
    Inventors: Sung-kweon Baek, Jin-soak Kim, Gab-jin Nam, Ji-young Min, Eun-ae Chang