Patents by Inventor Jin-Bin Yang
Jin-Bin Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20240373767Abstract: A method includes forming a first electrode layer on a substrate; depositing a transition metal layer on the first electrode layer, introducing a chalcogen precursor around the transition metal layer; performing a plasma treatment to ionize the chalcogen precursor around the transition metal layer to convert the transition metal layer into a transition metal dichalcogenide (TMDC) layer at a temperature lower than about 400° C.; forming a second electrode layer on the TMDC layer.Type: ApplicationFiled: May 2, 2023Publication date: November 7, 2024Applicants: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., NATIONAL TAIWAN UNIVERSITYInventors: Yu-Ting HUANG, Zih-Syuan HUANG, Jin-Bin YANG, I-Chih NI, Chih-I WU
-
Publication number: 20240355622Abstract: An integrated circuit device includes a substrate, a first transition metal dichalcogenide layer over the substrate, a dielectric layer over the first transition metal dichalcogenide layer, a first gate electrode, and a first source contact and a first drain contact. The first transition metal dichalcogenide layer has a surface roughness greater than 0.5 nm and less than 1 nm. The first gate electrode is over the dielectric layer and a first portion of the first transition metal dichalcogenide layer. The first source contact and the first drain contact are respectively connected with a second portion and a third portion of the first transition metal dichalcogenide layer. The first portion of the first transition metal dichalcogenide layer is between the second and third portions of the first transition metal dichalcogenide layer.Type: ApplicationFiled: June 28, 2024Publication date: October 24, 2024Applicants: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., NATIONAL TAIWAN UNIVERSITYInventors: Ya-Ting CHANG, Jian-Zhi HUANG, Jin-Bin YANG, I-Chih NI, Chih-I WU
-
Patent number: 12062540Abstract: A method for forming an integrated circuit device is provided. The method includes forming a transistor over a frontside of a substrate; forming an interconnect structure over the transistor; depositing a first transition metal layer over the interconnect structure; performing a plasma treatment to turn the first transition metal layer into a first transition metal dichalcogenide layer; forming a dielectric layer over the first transition metal dichalcogenide layer; forming a first gate electrode over the dielectric layer and a first portion of the first transition metal dichalcogenide layer; and forming a first source contact and a first drain contact respectively connected with a second portion and a third portion of the first transition metal dichalcogenide layer, the first portion of the first transition metal dichalcogenide layer being between the second and third portions of the first transition metal dichalcogenide layers.Type: GrantFiled: January 25, 2022Date of Patent: August 13, 2024Assignees: TAIWAN SEMICONDUCTOR MANUFACTURING LTD., NATIONAL TAIWAN UNIVERSITYInventors: Ya-Ting Chang, Jian-Zhi Huang, Jin-Bin Yang, I-Chih Ni, Chih-I Wu
-
Publication number: 20230009266Abstract: A method for forming an integrated circuit device is provided. The method includes forming a transistor over a frontside of a substrate; forming an interconnect structure over the transistor; depositing a first transition metal layer over the interconnect structure; performing a plasma treatment to turn the first transition metal layer into a first transition metal dichalcogenide layer; forming a dielectric layer over the first transition metal dichalcogenide layer; forming a first gate electrode over the dielectric layer and a first portion of the first transition metal dichalcogenide layer; and forming a first source contact and a first drain contact respectively connected with a second portion and a third portion of the first transition metal dichalcogenide layer, the first portion of the first transition metal dichalcogenide layer being between the second and third portions of the first transition metal dichalcogenide layers.Type: ApplicationFiled: January 25, 2022Publication date: January 12, 2023Applicants: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., NATIONAL TAIWAN UNIVERSITYInventors: Ya-Ting CHANG, Jian-Zhi HUANG, Jin-Bin YANG, I-Chih NI, Chih-I WU
-
Patent number: 9171639Abstract: An eFuse with at least one fuse unit is provided. The fuse unit includes a first common node providing a first reference voltage, a second common node providing a second reference voltage, at least one fuse coupled to the first common node, and a determining unit coupled between the fuse and the second common node, generating an output signal indicating whether the fuse is blown or not according to a first condition in a normal mode and a second condition in a test mode.Type: GrantFiled: February 16, 2012Date of Patent: October 27, 2015Assignee: MEDIATEK INC.Inventors: Rei-Fu Huang, Jin-Bin Yang
-
Publication number: 20130099835Abstract: An exemplary calibration apparatus includes a detecting circuit and a calibrating circuit. The detecting circuit is arranged for generating a detection result by detecting relationship between edges of a plurality of signals generated from a plurality of signal sources, wherein at least one of the edges is a falling edge. The calibrating circuit is coupled to the detecting circuit, and arranged for calibrating at least one of the signal sources according to the detection result. An exemplary calibration method includes the following steps: generating a detection result by detecting relationship between edges of a plurality of signals generated from a plurality of signal sources, wherein at least one of the edges is a falling edge; and calibrating at least one of the signal sources according to the detection result.Type: ApplicationFiled: October 25, 2011Publication date: April 25, 2013Inventors: You-Wen Chang, Yi-Sung Chan, Jin-Bin Yang, Chang-Po Ma
-
Publication number: 20120146664Abstract: An eFuse with at least one fuse unit is provided. The fuse unit includes a first common node providing a first reference voltage, a second common node providing a second reference voltage, at least one fuse coupled to the first common node, and a determining unit coupled between the fuse and the second common node, generating an output signal indicating whether the fuse is blown or not according to a first condition in a normal mode and a second condition in a test mode.Type: ApplicationFiled: February 16, 2012Publication date: June 14, 2012Applicant: MEDIATEK INC.Inventors: Rei-Fu HUANG, Jin-Bin YANG
-
Patent number: 8143902Abstract: An eFuse with at least one fuse unit is provided. The fuse unit includes a common node, a sensing unit with a first input terminal and a second input terminal, at least one fuse coupled between the common node and the first input terminal of the sensing unit with a resistance, and a switching unit coupled between the common node and the second input terminal of the sensing unit. A resistance of the switching unit is equivalent to a first resistance in a normal mode and equivalent to a second resistance in a test mode, and the second resistance is higher than the first resistance. The sensing unit generates an output signal indicating whether the fuse is blown or not according to the resistances of the fuse and the switching unit.Type: GrantFiled: January 6, 2010Date of Patent: March 27, 2012Assignee: MediaTek Inc.Inventors: Rei-Fu Huang, Jin-Bin Yang
-
Publication number: 20110246138Abstract: A hardware status detecting circuit for detecting a hardware status of a target apparatus includes a plurality of hardware status detectors operating in response to the hardware status of the target apparatus, and a signal processing unit coupled to the hardware status detectors for generating a hardware status detecting signal having information of operational statuses of the hardware status detectors embedded therein.Type: ApplicationFiled: October 26, 2010Publication date: October 6, 2011Inventors: Yi-Jen Chung, Chi-Pei Huang, Ching-Ning Chiu, Jin-Bin Yang
-
Publication number: 20110163758Abstract: An eFuse with at least one fuse unit is provided. The fuse unit includes a common node, a sensing unit with a first input terminal and a second input terminal, at least one fuse coupled between the common node and the first input terminal of the sensing unit with a resistance, and a switching unit coupled between the common node and the second input terminal of the sensing unit. A resistance of the switching unit is equivalent to a first resistance in a normal mode and equivalent to a second resistance in a test mode, and the second resistance is higher than the first resistance. The sensing unit generates an output signal indicating whether the fuse is blown or not according to the resistances of the fuse and the switching unit.Type: ApplicationFiled: January 6, 2010Publication date: July 7, 2011Applicant: MEDIATEK INC.Inventors: Rei-Fu Huang, Jin-Bin Yang
-
Patent number: 7954040Abstract: The invention relates to an encoding method for encoding a codeword to obtain a parity code. The code is embedded in the codeword and divides the codeword to have intermediate symbol locations between a first and a second set of data symbols. Each data symbol forms a coefficient. The first and the second set of data symbols and the parity code respectively form a first polynomial (M1(x)), a second polynomial (M2(x)), and a parity code polynomial (R(x)). The method comprises: first, designing a first code generator polynomial (G1(x)); next, dividing M1(x)x4 by G1(x) to obtain a first remainder polynomial (R1(x)); next, generating a second code generator polynomial (G2(x)) from G1(x); next, generating a third polynomial (M3(x)); next, dividing M3(x)x4 by G2(x) to obtain a second remainder polynomial (R2(x)); next, performing an adding procedure to R1(x) and R2(x) to obtain R(x); finally, obtaining the parity code from each coefficient of R(x).Type: GrantFiled: September 27, 2007Date of Patent: May 31, 2011Assignee: MediaTek Inc.Inventors: Yi-Kwang Hu, Jin-Bin Yang, Hsi-Chia Chang
-
Publication number: 20110090773Abstract: An apparatus for generating Viterbi-processed data using an input signal obtained from reading an optical disc includes a Viterbi decoding unit and a control circuit. The Viterbi decoding unit is arranged to process the input signal and generate the Viterbi-processed data. In addition, the control circuit is arranged to control at least one component of the apparatus based upon at least one signal within the apparatus. Additionally, the component includes a phase locked loop (PLL) processing unit, an equalizer, and/or the Viterbi decoding unit. An associated apparatus including an equalizer and a Viterbi module is further provided. An associated apparatus including a Viterbi decoding unit and a control circuit is also provided. An associated apparatus including an equalizer, at least one offset/gain controller, and a Viterbi module is further provided. An associated apparatus including an equalizer, a Viterbi module, and a peak/bottom/central (PK/BM/DC) detector is also provided.Type: ApplicationFiled: August 10, 2010Publication date: April 21, 2011Inventors: Chih-Ching Yu, Pi-Hai Liu, Yu-Hsuan Lin, Ying-Feng Huang, Yuh Cheng, Jin-Bin Yang
-
Patent number: 7885154Abstract: An apparatus for controlling discrete data in a disk overwrite area or a power calibration area comprises a signal-processing unit, an address-processing unit, a control signal-processing unit, a clock recovery circuit, a signal-processing unit parameter control unit, and a clock recovery circuit parameter control unit, wherein the control signal-processing unit uses a message produced by a data on the disc to determine the control signals such as hold, load, or increasing bandwidth for holding, loading, and increasing the bandwidth of the parameters for processing the related circuits (such as the circuit of the signal-processing unit or the clock recovery circuit) of the discrete data produced between the two data clusters, so as to increase the convergent speed of the circuits for assuring the accuracy of reading data.Type: GrantFiled: March 3, 2006Date of Patent: February 8, 2011Assignee: Mediatek IncorporationInventors: Jin-Bin Yang, Meng-Ta Yang
-
Patent number: 7791990Abstract: A data buffering method used when performing a read operation on an optical storage medium is disclosed. After a first data unit having an unidentifiable and temporarily undeducible ID address is reproduced through the read operation, the method starts storing the first data unit and subsequently reproduced data units into a buffer memory in turn. After a second ID address of a second data unit of the subsequently reproduced data units is identified, the method deduces a target memory address of the buffer memory according to the second ID address and a target ID address. A buffer start pointer is then set according to the deduced target memory address.Type: GrantFiled: September 15, 2006Date of Patent: September 7, 2010Assignee: MediaTek Inc.Inventors: Jia-Horng Shieh, Jin-Bin Yang
-
Publication number: 20100202267Abstract: A light beam is scanned on a track of a recording medium, the track having a first track region and a second track region, each track region having a physical property that has recurring deviations. A wobble signal is derived from the light beam, the wobble signal having information associated with the recurring deviations. Whether the light beam is at the first track region or the second track region is determined based on a frequency, a period, or a pulse width of the wobble signal.Type: ApplicationFiled: April 23, 2010Publication date: August 12, 2010Applicant: MEDIATEK INC.Inventors: Chih-Yuan Chen, Jin-Bin Yang, Ching-Ning Chiu
-
Publication number: 20090316551Abstract: An apparatus for writing encoded data into a storage medium includes a quality-check signal generator, a defect judgment unit and a verification unit. The quality-check signal generator is utilized for generating a quality-check signal; the defect judgment unit is coupled to the quality-check signal generator and is utilized for generating a defect judgment result according to the quality-check signal; and the verification unit is coupled to the defect judgment unit and is utilized for referring to the defect judgment result to selectively verify the encoded data that have been written into the storage medium.Type: ApplicationFiled: March 17, 2009Publication date: December 24, 2009Inventors: Hang-Kaung Shu, Shih-Hsin Chen, Jin-Bin Yang, Ping-Sheng Chen
-
Patent number: 7623421Abstract: Disclosed is a data search system for searching the data sync pattern by using a physical address or by detecting the falling edge of the blank area end. The data search system comprises a first data start indicator, a second data start indicator, a decision circuit, a window generator and a data sync pattern search circuit. The first data start indicator generates a first start search signal indicating a first start position. The second data start indicator generates a second start search signal indicating a second start position. The decision circuit selects to output one of the start search signals. The window generator generates a window interval starting from the start position. The data sync pattern search circuit searches a data sync pattern of the data in the window interval to determine the data following the data sync pattern.Type: GrantFiled: October 30, 2006Date of Patent: November 24, 2009Assignee: MEDIATEK Inc.Inventors: Yu-hsuan Lin, Jin-bin Yang, Ching-ning Chiu
-
Publication number: 20090265521Abstract: The present invention discloses an address protection method and circuit capable of efficiently protecting inputting addresses from corruption. The predictable order of a series of original addresses is checked and then the correct addresses are generated by correcting the corrupted addresses within the original addresses. The address protection method and circuit according to the present invention can improve the accuracy of the inputting addresses and increase the validity of data in response to the inputting addresses.Type: ApplicationFiled: April 18, 2008Publication date: October 22, 2009Applicant: MEDIATEK INC.Inventors: Yu-hsuan Lin, Jin-bin Yang, Shu-hung Chou
-
Patent number: 7567054Abstract: A control circuit and a control method of controlling a rotation frequency of a spindle in an optical disc drive, the control circuit comprising: a spindle controller, electrically coupled to the spindle, for driving the spindle to rotate an optical disc according to a rotation control signal; a detector, electrically coupled to the spindle controller, for detecting the rotation frequency and for generating detecting signals; a frequency-adjusting module, electrically coupled to the detector, for adjusting at least one of the detecting signals to reduce a rotation frequency difference between detecting signals; a signal selector, electrically coupled to the frequency-adjusting module, for receiving output signals generated from the frequency-adjusting module and then outputting the rotation control signal.Type: GrantFiled: March 1, 2006Date of Patent: July 28, 2009Assignee: Media Tek Inc.Inventors: Yu-Hsuan Lin, Jin-Bin Yang, Chih-Ching Chen, Gwo-Huei Wu
-
Patent number: 7472333Abstract: The invention relates to an encoding method for encoding a codeword to obtain a parity code. The code is embedded in the codeword and divides the codeword to have intermediate symbol locations between a first and a second set of data symbols. Each data symbol forms a coefficient. The first and the second set of data symbols and the parity code respectively form a first polynomial (M1(x)), a second polynomial (M2(x)), and a parity code polynomial (R(x)).Type: GrantFiled: October 22, 2004Date of Patent: December 30, 2008Assignee: MediaTek, Inc.Inventors: Yi-Kwang Hu, Jin-Bin Yang, Hsi-Chia Chang