Patents by Inventor Jiro Matsufusa

Jiro Matsufusa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6787878
    Abstract: In a semiconductor device, an active region is formed in a semiconductor substrate separated by a plurality of isolation regions. A plurality of surface insulating films of different thickness are formed separately on the active region. A plurality of conductive films are formed on the respective insulating films. Then, one of the surface insulating film having smaller thickness is caused to break down to work as an electric fuse.
    Type: Grant
    Filed: August 4, 2000
    Date of Patent: September 7, 2004
    Assignee: Renesas Technology Corp.
    Inventors: Yukihiro Nagai, Tomoharu Mametani, Yoji Nakata, Shigenori Kido, Takeshi Kishida, Akinori Kinugasa, Hiroaki Nishimura, Jiro Matsufusa
  • Patent number: 6744143
    Abstract: A semiconductor device having a test mark comprising: a semiconductor substrate; a first TEOS layer formed on the semiconductor substrate; a second TEOS layer formed on the first TEOS layer and having a fluidity lower than that of the first TEOS layer at an elevated temperature; a recess formed in the first and second TEOS layers and exposing the surface of the semiconductor substrate, wherein the horizontal cross section of the recess is substantially rectangular in configuration; and a metal layer formed between the first and second TEOS layers and opposing to the corner of the recess.
    Type: Grant
    Filed: July 20, 2000
    Date of Patent: June 1, 2004
    Assignee: Renesas Technology Corp.
    Inventors: Jiro Matsufusa, Tomoharu Mametani, Takeshi Kishida, Yoji Nakata, Yukihiro Nagai, Hiroaki Nishimura, Akinori Kinugasa, Shigenori Kido
  • Patent number: 6541337
    Abstract: A memory cell has a cylindrical electrode having a porous cylindrical portion, and insulating layers for making less steep the height of cylindrical electrode are provided in the peripheral circuit region. Thus a semiconductor memory device and manufacturing method thereof can be provided in which the step between the memory cell array region and the peripheral circuit region can be made less steep by a smaller number of manufacturing steps.
    Type: Grant
    Filed: March 26, 2001
    Date of Patent: April 1, 2003
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventor: Jiro Matsufusa
  • Patent number: 6462369
    Abstract: A memory cell has a cylindrical electrode having a porous cylindrical portion, and insulating layers for making less steep the height of cylindrical electrode are provided in the peripheral circuit region. Thus a semiconductor memory device and manufacturing method thereof can be provided in which the step between the memory cell array region and the peripheral circuit region can be made less steep by a smaller number of manufacturing steps.
    Type: Grant
    Filed: October 27, 1999
    Date of Patent: October 8, 2002
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventor: Jiro Matsufusa
  • Patent number: 6337268
    Abstract: A contact structure is formed with no voids in an interlayer insulation film and good surface planarity. A first insulation film (21) formed of p-TEOS is deposited to cover a substrate (1) and wires (4) formed on the substrate (1). A second insulation film (22) which is coating glass is formed by SOG. The surface is etched back from the opposite side to the substrate (1); therefore, the second insulation film (22) is etched. The etching is stopped at the point where the surface (21a) of the first insulation film (21) on the wires (4) is exposed. This ensures good surface,planarity. A third insulation film (23) is stacked on top of the second insulation film (22), and portions of the third insulation film (23) above the wires (4) are isotropically etched to form openings (51). At this time, the isotropic etching does not extend over the second insulation film (22).
    Type: Grant
    Filed: July 5, 2000
    Date of Patent: January 8, 2002
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Shigenori Kido, Jiro Matsufusa, Tomoharu Mametani, Yoji Nakata, Takeshi Kishida, Yukihiro Nagai, Akinori Kinugasa, Hiroaki Nishimura
  • Patent number: 6313005
    Abstract: Provided is a method of manufacturing a semiconductor device having a capacitor above a semiconductor substrate, with which it is possible to reduce the number of steps and the cost of manufacture. Specifically, a polysilicon layer (12) in which impurity is diffused is deposited on the entire surface including the inside of a hole (8A). An etching process of the polysilicon layer (12) is performed to form a storage node electrode composed of the polysilicon layer (12) remaining on the bottom and side of a groove for metallization (15) and in the hole (8A). The storage node electrode is broadly divided into a storage node electrode body disposed on the bottom and side of the groove for metallization (15), and a plug part disposed in the hole (8A). The storage node electrode is electrically connected via the plug part to a diffused region (19) of a semiconductor substrate (1).
    Type: Grant
    Filed: July 5, 2000
    Date of Patent: November 6, 2001
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Takeshi Kishida, Akinori Kinugasa, Yoji Nakata, Tomoharu Mametani, Shigenori Kido, Yukihiro Nagai, Hiroaki Nishimura, Jiro Matsufusa
  • Publication number: 20010020710
    Abstract: A memory cell has a cylindrical electrode having a porous cylindrical portion, and insulating layers for making less steep the height of cylindrical electrode are provided in the peripheral circuit region. Thus a semiconductor memory device and manufacturing method thereof can be provided in which the step between the memory cell array region and the peripheral circuit region can be made less steep by a smaller number of manufacturing steps.
    Type: Application
    Filed: March 26, 2001
    Publication date: September 13, 2001
    Applicant: Mitsubishi Denki Kabushiki Kaisha
    Inventor: Jiro Matsufusa
  • Patent number: 6191442
    Abstract: In order to correspond to high integration with large capacity of a semiconductor device, provided are a structure of the semiconductor device and a method for manufacturing the same in which a horizontal dimension can be reduced in either a memory cell region or a region where a peripheral circuit is to be formed or both the regions. A TFT is superposed on a trench capacitor with an insulation film provided therebetween in a DRAM memory cell region, and a TFT is superposed on a bulk transistor with an insulation film provided therebetween in a region where a peripheral circuit is to be formed. Consequently, elements are arranged three-dimensionally. Thus, a horizontal dimension of a region where each element is to be formed can be reduced.
    Type: Grant
    Filed: February 19, 1998
    Date of Patent: February 20, 2001
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventor: Jiro Matsufusa
  • Patent number: 5721444
    Abstract: A buried insulating layer is provided in a semiconductor substrate, in a position separated from its major surface. A LOCOS isolation film is provided in the major surface of the semiconductor substrate for isolating an active region from other active regions. A thin-film transistor is provided in the active region. The thin-film transistor comprises a gate electrode which is provided on the active region with interposition of a gate insulating layer. A pair of source/drain layers are provided in the major surface of the semiconductor substrate on both sides of the gate electrode. A high-concentration impurity layer is provided in the semiconductor substrate immediately under the buried insulating layer.
    Type: Grant
    Filed: March 25, 1997
    Date of Patent: February 24, 1998
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Toshiyuki Oashi, Jiro Matsufusa, Takahisa Eimori, Tadashi Nishimura