Patents by Inventor Jo Frisson

Jo Frisson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11334291
    Abstract: Embodiments of a method and device are disclosed. In an embodiment, a controller includes a plurality of memories each having registers that are accessible using an address, a plurality of memory controllers each coupled to a memory and configured to control read and write operations to the respective coupled memory, a bus coupled to each of the memory controllers configured to communicate data and commands to each of the memory controllers, a plurality of processing cores coupled to the bus and configured to read and write data to the memories through the memory controllers, and a plurality of isolation stages, each isolation stage being coupled between a memory controller and a memory and configured to isolate the respective memory from receiving a memory clock signal when the memory is not addressed by the memory controller.
    Type: Grant
    Filed: March 31, 2020
    Date of Patent: May 17, 2022
    Assignee: NXP B.V.
    Inventor: Jo Frisson
  • Publication number: 20210303207
    Abstract: Embodiments of a method and device are disclosed. In an embodiment, a controller includes a plurality of memories each having registers that are accessible using an address, a plurality of memory controllers each coupled to a memory and configured to control read and write operations to the respective coupled memory, a bus coupled to each of the memory controllers configured to communicate data and commands to each of the memory controllers, a plurality of processing cores coupled to the bus and configured to read and write data to the memories through the memory controllers, and a plurality of isolation stages, each isolation stage being coupled between a memory controller and a memory and configured to isolate the respective memory from receiving a memory clock signal when the memory is not addressed by the memory controller.
    Type: Application
    Filed: March 31, 2020
    Publication date: September 30, 2021
    Inventor: Jo FRISSON
  • Patent number: 8284881
    Abstract: The present invention provides for method of seeking synchronization at a data interface between a transmitting element and a receiving element, and to related transmitting and receiving elements of the interface, in which the clock frequency of both elements is the same but which exhibit a phase difference, also known as mesochronous clock domains, the method including the steps of, prior to data transfer at the interface, delivering a strobe signal generated at the transmitting element to the receiving element, generating a strobe signal at the receiving element and synchronizing the same to the strobe signal received from the transmitting element, and maintaining the synchronized strobe signal generated at the receiving element for the sampling of data appearing at the interface from the transmitting element.
    Type: Grant
    Filed: October 30, 2006
    Date of Patent: October 9, 2012
    Assignee: NXP B.V.
    Inventors: Davy Witters, Jo Frisson, Steven De Cuyper, James Joseph McCormack
  • Publication number: 20090220036
    Abstract: The present invention provides for method of seeking synchronization at a data interface between a transmitting element and a receiving element, and to related transmitting and receiving elements of the interface, in which the clock frequency of both elements is the same but which exhibit a phase difference, also known as mesochronous clock domains, the method including the steps of, prior to data transfer at the interface, delivering a strobe signal generated at the transmitting element to the receiving element, generating a strobe signal at the receiving element and synchronizing the same to the strobe signal received from the transmitting element, and maintaining the synchronized strobe signal generated at the receiving element for the sampling of data appearing at the interface from the transmitting element.
    Type: Application
    Filed: October 30, 2006
    Publication date: September 3, 2009
    Applicant: NXP B.V.
    Inventors: Davy Witters, Jo Frisson, Steven De Cuyper, James Joseph McCormack
  • Publication number: 20070053261
    Abstract: A device for delivering a data signal at a data rate has crosstalk cancellation. The crosstalk reducing unit (14) has an adaptive filter (15) to generate a crosstalk signal corresponding to a track adjacent to a track being scanned. A subtractor (16) subtracts the crosstalk signal from a read signal. A calculating unit (17) calculates filter coefficients for the adaptive filter. The adaptive filter (15) and subtractor (16) are coupled to an asynchronous clock (18) for operating at an asynchronous sample rate. The crosstalk reducing unit (14) has a sample rate converter (19) coupled to a synchronous clock for converting the output of the subtractor to the data signal (8) at a synchronous sample rate. A timing recovery unit (11) is coupled to the data signal (8) for retrieving the synchronous clock corresponding to the data rate.
    Type: Application
    Filed: December 2, 2003
    Publication date: March 8, 2007
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS N.V.
    Inventors: Jo Frisson, David Modrie