Patents by Inventor Joel A. Auernheimer

Joel A. Auernheimer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9572258
    Abstract: Methods of forming a microelectronic structure are described. Embodiments of those methods include forming a substrate core by attaching a first dielectric layer to a second conductive layer of a thin film capacitor, and attaching a second dielectric layer to a first conductive layer of the thin film capacitor.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: February 14, 2017
    Assignee: Intel Corporation
    Inventors: Sriram Srinivasan, John S. Guzek, Cengiz A. Palanduz, Victor Prokofiev, Joel A. Auernheimer
  • Patent number: 7495336
    Abstract: An integrated broadband array capacitor includes at least two regions with varying capacitance and response times. The broadband array capacitor is disposable on a socket or is integral with a socket. A method of operating the broadband array capacitor includes responding to load transients from each of the at least two regions. A computing system is also disclosed that includes the broadband array capacitor.
    Type: Grant
    Filed: December 30, 2005
    Date of Patent: February 24, 2009
    Assignee: Intel Corporation
    Inventors: Joel A. Auernheimer, Nicholas Holmberg, Kaladhar Radhakrishnan, Dustin P. Wood
  • Patent number: 7365428
    Abstract: An apparatus comprises a first plurality of contacts disposed on a first side of the apparatus, adapted to engage with a first corresponding plurality of contacts on an external integrated circuit package. The apparatus further comprises a plurality of capacitive storage structures selectively coupled to the first plurality of contacts, one or more traces, and a second plurality of contacts disposed on the first side. The second plurality of contacts are adapted to engage with a second corresponding plurality of contacts on the external integrated circuit package, wherein at least two of the second plurality of contacts are adapted to be coupled to at least a first trace of the one or more traces to form a first resistive structure.
    Type: Grant
    Filed: October 22, 2004
    Date of Patent: April 29, 2008
    Assignee: Intel Corporation
    Inventors: Joel A. Auernheimer, Nicholas L. Holmberg, Kaladhar Radhakrishnan, Dustin P. Wood
  • Patent number: 7355836
    Abstract: An array capacitor is provided. The array capacitor includes a plurality of ground planes inside a dielectric substrate, and a plurality of ground vias. The ground vias electrically connect the ground planes together. Further, the ground vias are connected to ground terminals of the array capacitor to enable electrical coupling between the ground planes and the ground terminals. The array capacitor further includes a plurality of power planes inside the dielectric substrate. The power planes and the ground planes are arranged alternatively inside the dielectric substrate. Each power plane comprises a plurality of power-plane-sections which are mutually electrically isolated. The array capacitor also includes a plurality of power vias which electrically connect the power planes together. Further, the power vias are connected to power terminals of the array capacitor to enable electrical coupling between the power planes and power terminals.
    Type: Grant
    Filed: June 7, 2005
    Date of Patent: April 8, 2008
    Assignee: Intel Corporation
    Inventors: Kaladhar Radhakrishnan, Nicholas L Holmberg, Joel A Auernheimer, Dustin P Wood
  • Patent number: 7224571
    Abstract: Methods of forming a microelectronic structure are described. Embodiments of those methods include forming a substrate core by attaching a first dielectric layer to a second conductive layer of a thin film capacitor, and attaching a second dielectric layer to a first conductive layer of the thin film capacitor.
    Type: Grant
    Filed: September 2, 2005
    Date of Patent: May 29, 2007
    Assignee: Intel Corporation
    Inventors: Sriram Srinivasan, John S. Guzek, Cengiz A. Palanduz, Victor Prokofiev, Joel A. Auernheimer
  • Patent number: 7114959
    Abstract: A grounded conductive plate in a land grid array package assembly includes a plurality of openings. The openings allow contacts from the socket to pass through to contact a package. The diameter of each opening is customizable to produce desired impedance between the contacts and the conductive plate. Impedance discontinuity seen by signals passing through the socket may be reduced.
    Type: Grant
    Filed: August 25, 2004
    Date of Patent: October 3, 2006
    Assignee: Intel Corporation
    Inventors: Brent S. Stone, Joel A. Auernheimer