Patents by Inventor Joel Damiens

Joel Damiens has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11621051
    Abstract: A device includes a first switch, a first irreversibly programmable memory point, and a second irreversibly programmable memory point coupled in parallel with the first irreversibly programmable memory point. The first switch and the parallel combination of the first and second irreversibly programmable memory points are coupled in series between a first node and a second node.
    Type: Grant
    Filed: January 12, 2022
    Date of Patent: April 4, 2023
    Assignees: STMICROELECTRONICS SA, STMICROELECTRONICS (ROUSSET) SAS
    Inventors: Stephane Denorme, Philippe Candelier, Joel Damiens, Fabrice Marinet
  • Publication number: 20220139491
    Abstract: A device includes a first switch, a first irreversibly programmable memory point, and a second irreversibly programmable memory point coupled in parallel with the first irreversibly programmable memory point. The first switch and the parallel combination of the first and second irreversibly programmable memory points are coupled in series between a first node and a second node.
    Type: Application
    Filed: January 12, 2022
    Publication date: May 5, 2022
    Inventors: Stephane Denorme, Philippe Candelier, Joel Damiens, Fabrice Marinet
  • Patent number: 11250930
    Abstract: A device includes a first switch, a first irreversibly programmable memory point, and a second irreversibly programmable memory point coupled in parallel with the first irreversibly programmable memory point. The first switch and the parallel combination of the first and second irreversibly programmable memory points are coupled in series between a first node and a second node.
    Type: Grant
    Filed: December 10, 2019
    Date of Patent: February 15, 2022
    Assignees: STMICROELECTRONICS SA, STMICROELECTRONICS (ROUSSET) SAS
    Inventors: Stephane Denorme, Philippe Candelier, Joel Damiens, Fabrice Marinet
  • Publication number: 20200202972
    Abstract: A device includes a first switch, a first irreversibly programmable memory point, and a second irreversibly programmable memory point coupled in parallel with the first irreversibly programmable memory point. The first switch and the parallel combination of the first and second irreversibly programmable memory points are coupled in series between a first node and a second node.
    Type: Application
    Filed: December 10, 2019
    Publication date: June 25, 2020
    Inventors: Stephane Denorme, Philippe Candelier, Joel Damiens, Fabrice Marinet
  • Patent number: 9564242
    Abstract: A method for controlling the breakdown of an antifuse memory cell formed on a semiconductor substrate, including the steps of: applying a programming voltage; detecting a breakdown time; and interrupting the application of the programming voltage at a time following the breakdown time by a post-breakdown time.
    Type: Grant
    Filed: August 21, 2015
    Date of Patent: February 7, 2017
    Assignee: STMicroelectronics SA
    Inventors: Philippe Candelier, Joel Damiens, Elise Le Roux
  • Patent number: 9536622
    Abstract: For programming an antifuse memory, the power consumption of the memory is assessed during programming mode. The power consumption is compared with a threshold. When the threshold is exceeded, indicative of successful programming of the antifuse memory cell, the programming mode is terminated.
    Type: Grant
    Filed: September 3, 2015
    Date of Patent: January 3, 2017
    Assignee: STMICROELECTRONICS SA
    Inventors: Stephane Lacouture, Joel Damiens
  • Publication number: 20160307640
    Abstract: A memory cell of the one-time-programmable type is programmed by application of a programming voltage having a value sufficient to obtain a breakdown of a dielectric of a capacitor within the cell. A programming circuit generates the programming voltage as a variable voltage that varies as a function of a temperature (T) of the cell. In particular, the programming voltage varies based on a variation law decreasing as a function of the temperature.
    Type: Application
    Filed: December 2, 2015
    Publication date: October 20, 2016
    Applicant: STMicroelectronics SA
    Inventors: Philippe Candelier, Antoine Benoist, Stephane Denorme, Joel Damiens
  • Publication number: 20160078963
    Abstract: For programming an antifuse memory, the power consumption of the memory is assessed during programming mode. The power consumption is compared with a threshold. When the threshold is exceeded, indicative of successful programming of the antifuse memory cell, the programming mode is terminated.
    Type: Application
    Filed: September 3, 2015
    Publication date: March 17, 2016
    Applicant: STMICROELECTRONICS SA
    Inventors: Stephane Lacouture, Joel Damiens
  • Publication number: 20150364209
    Abstract: A method for controlling the breakdown of an antifuse memory cell formed on a semiconductor substrate, including the steps of: applying a programming voltage; detecting a breakdown time; and interrupting the application of the programming voltage at a time following the breakdown time by a post-breakdown time.
    Type: Application
    Filed: August 21, 2015
    Publication date: December 17, 2015
    Inventors: Philippe Candelier, Joel Damiens, Elise Le Roux
  • Patent number: 9142318
    Abstract: A method for controlling the breakdown of an antifuse memory cell formed on a semiconductor substrate, including the steps of: applying a programming voltage; detecting a breakdown time; and interrupting the application of the programming voltage at a time following the breakdown time by a post-breakdown time.
    Type: Grant
    Filed: May 3, 2013
    Date of Patent: September 22, 2015
    Assignee: STMicroelectronics SA
    Inventors: Philippe Candelier, Joel Damiens, Elise Leroux
  • Publication number: 20150085560
    Abstract: A method of controlling an array of ReRAM cells including programmable-resistance storage elements, including: during a standby period, applying a non-zero standby voltage between electrodes of the storage elements of each cell of the array.
    Type: Application
    Filed: September 23, 2014
    Publication date: March 26, 2015
    Inventors: Philippe Candelier, Thérèse Andrée Diokh, Joel Damiens, Elise Le Roux
  • Patent number: 8908399
    Abstract: A regulation device may be configured for regulating an output voltage of a charge pump voltage generator. The regulation device may include a first regulation loop capable of generating and delivering, to a first input of the voltage generator, an input voltage depending on the difference between the output voltage and a first reference voltage. The regulating device may also include a charger capable of generating and delivering, to a second input of the voltage generator, a substantially constant charge voltage. An electronic device may include the regulation device.
    Type: Grant
    Filed: May 18, 2010
    Date of Patent: December 9, 2014
    Assignee: STMicroelectronics SA
    Inventors: Stéphane Gamet, Joël Damiens
  • Publication number: 20130294142
    Abstract: A method for controlling the breakdown of an antifuse memory cell formed on a semiconductor substrate, including the steps of: applying a programming voltage; detecting a breakdown time; and interrupting the application of the programming voltage at a time following the breakdown time by a post-breakdown time.
    Type: Application
    Filed: May 3, 2013
    Publication date: November 7, 2013
    Inventors: Philippe Candelier, Joel Damiens, Elise Leroux
  • Patent number: 7978502
    Abstract: A memory device of the irreversibly electrically programmable type is provided with a memory cell having a dielectric zone disposed between a first electrode and second electrode. An access transistor is connected in series with the second electrode, and an auxiliary transistor is connected in series with the first electrode. The auxiliary transistor is biased to have a saturation current which is lower than a saturation current of the access transistor when both the auxiliary and access transistors are actuated. A number of the memory cells are arranged in a memory plane to form the memory device.
    Type: Grant
    Filed: March 31, 2009
    Date of Patent: July 12, 2011
    Assignee: STMicroelectronics S.A.
    Inventor: Joel Damien
  • Publication number: 20100295520
    Abstract: A regulation device may be configured for regulating an output voltage of a charge pump voltage generator. The regulation device may include a first regulation loop capable of generating and delivering, to a first input of the voltage generator, an input voltage depending on the difference between the output voltage and a first reference voltage. The regulating device may also include a charger capable of generating and delivering, to a second input of the voltage generator, a substantially constant charge voltage. An electronic device may include the regulation device.
    Type: Application
    Filed: May 18, 2010
    Publication date: November 25, 2010
    Applicant: STMicroelectronics SA
    Inventors: Stéphane GAMET, Jöel Damiens
  • Publication number: 20090250737
    Abstract: The integrated circuit includes a memory device of the irreversibly electrically programmable type. This device includes several memory cells, each memory cell having a dielectric zone positioned between a first electrode and a second electrode. Each memory cell is further associated with an access transistor. At least one first electrically conductive link electrically couples to the first electrodes of at least two memory cells, these first two electrodes being coupled to one and the same bias voltage. The first electrically conductive link is positioned in substantially a same plane as the first electrodes of the two memory cells.
    Type: Application
    Filed: April 7, 2009
    Publication date: October 8, 2009
    Applicant: STMicroelectronics S.A.
    Inventors: Philippe Candelier, Philippe Gendrier, Joel Damiens, Elise Le Roux
  • Publication number: 20090251942
    Abstract: A memory device of the irreversibly electrically programmable type is provided with a memory cell having a dielectric zone disposed between a first electrode and second electrode. An access transistor is connected in series with the second electrode, and an auxiliary transistor is connected in series with the first electrode. The auxiliary transistor is biased to have a saturation current which is lower than a saturation current of the access transistor when both the auxiliary and access transistors are actuated. A number of the memory cells are arranged in a memory plane to form the memory device.
    Type: Application
    Filed: March 31, 2009
    Publication date: October 8, 2009
    Applicant: STMicroelectronics S.A.
    Inventor: Joel Damien