Patents by Inventor Joel Drewes

Joel Drewes has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7943507
    Abstract: The present invention provides atomic layer deposition systems and methods that include at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group. Such systems and methods can be useful for depositing tantalum silicon nitride layers on substrates.
    Type: Grant
    Filed: March 23, 2009
    Date of Patent: May 17, 2011
    Assignee: Round Rock Research, LLC
    Inventors: Nirmal Ramaswamy, Eugene Marsh, Joel Drewes
  • Publication number: 20090215262
    Abstract: The present invention provides atomic layer deposition systems and methods that include at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group. Such systems and methods can be useful for depositing tantalum silicon nitride layers on substrates.
    Type: Application
    Filed: March 23, 2009
    Publication date: August 27, 2009
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Nirmal Ramaswamy, Eugene Marsh, Joel Drewes
  • Patent number: 7538392
    Abstract: The present invention is generally directed to a method of forming a pseudo SOI substrate and semiconductor devices. In one illustrative embodiment, the method comprises forming a plurality of trenches in a semiconducting substrate comprised of silicon, each of the trenches having a depth, forming a layer of insulating material within each of the plurality of trenches, the layer of insulating material having a thickness that is less than the depth of the trenches, and performing an anneal process on the substrate in a hydrogen environment to cause the silicon substrate material to merge above the layer of insulating material within the plurality of trenches to thereby define a pseudo SOI substrate.
    Type: Grant
    Filed: August 6, 2007
    Date of Patent: May 26, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Nirmal Ramaswamy, Eric Blomiley, Joel Drewes
  • Patent number: 7521356
    Abstract: The present invention provides atomic layer deposition systems and methods that include at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group. Such systems and methods can be useful for depositing tantalum silicon nitride layers on substrates.
    Type: Grant
    Filed: September 1, 2005
    Date of Patent: April 21, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Nirmal Ramaswamy, Eugene Marsh, Joel Drewes
  • Publication number: 20080299782
    Abstract: The present invention provides atomic layer deposition systems and methods that include at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group. Such systems and methods can be useful for depositing tantalum silicon nitride layers on substrates.
    Type: Application
    Filed: September 1, 2005
    Publication date: December 4, 2008
    Inventors: Nirmal Ramaswamy, Eugene Marsh, Joel Drewes
  • Patent number: 7427514
    Abstract: A passivated magneto-resistive bit structure is disclosed in which surfaces subjects to oxidation or corrosion are protected. In one embodiment, a bit structure is encapsulated by means of an etch stop barrier material. In another embodiment an etch stop barrier material protects the top of a bit structure and dielectric spacers protect the side walls.
    Type: Grant
    Filed: August 22, 2003
    Date of Patent: September 23, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Harry Liu, Lonny Berg, William L. Larson, Shaoping Li, Theodore Zhu, Joel Drewes
  • Patent number: 7426097
    Abstract: An enhanced giant magnetoresistive device, and a method of manufacturing the same. The enhanced giant magnetoresistive (GMR) device includes a substrate over which is formed a seed layer. A buffer-oxide layer is formed over the seed layer. Formed over the buffer-oxide layer is a GMR stack. The GMR stack is formed as a three layer sandwich in which the two outside layers are fabricated from ferromagnetic materials, and the inner layer or spacer layer is formed from non-magnetic, conducting materials. The GMR stack may also take the form of spin valves, and/or other GMR stacks. The buffer-oxide layer may be various thicknesses and provide desirable texturing or non-waviness, both of which may allow for a thin spacer layer. Further, the buffer-oxide layer may be configured to prevent Néel-type-orange-peel coupling from dominating RKKY coupling in the GMR device, which may allow for a thin spacer layer.
    Type: Grant
    Filed: July 19, 2002
    Date of Patent: September 16, 2008
    Assignee: Honeywell International, Inc.
    Inventors: Joel Drewes, William Witcraft
  • Publication number: 20080035998
    Abstract: The present invention is generally directed to a method of forming a pseudo SOI substrate and semiconductor devices. In one illustrative embodiment, the method comprises forming a plurality of trenches in a semiconducting substrate comprised of silicon, each of the trenches having a depth, forming a layer of insulating material within each of the plurality of trenches, the layer of insulating material having a thickness that is less than the depth of the trenches, and performing an anneal process on the substrate in a hydrogen environment to cause the silicon substrate material to merge above the layer of insulating material within the plurality of trenches to thereby define a pseudo SOI substrate.
    Type: Application
    Filed: August 6, 2007
    Publication date: February 14, 2008
    Inventors: Nirmal Ramaswamy, Eric Blomiley, Joel Drewes
  • Publication number: 20070292973
    Abstract: A common pinned layer is shared by multiple memory cells in an MRAM device. The common pinned layer includes a plurality of domain wall traps that prevent the formation of domain walls within a region of the common pinned layer corresponding to a given memory cell. Therefore, the memory cells can advantageously be formed such that the domain walls, to the extent they exist, fall between (rather than within) the memory cells, thereby improving the performance of the MRAM device.
    Type: Application
    Filed: August 31, 2007
    Publication date: December 20, 2007
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Joel Drewes
  • Publication number: 20070279971
    Abstract: A pseudo-spin valve for memory applications, such as magnetoresistive random access memory (MRAM), and methods for fabricating the same, are disclosed. Advantageously, memory devices with the advantageous pseudo-spin valve configuration can be fabricated without cobalt-iron and without anti-ferromagnetic layers, thereby promoting switching repeatability.
    Type: Application
    Filed: September 27, 2006
    Publication date: December 6, 2007
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Timothy Vogt, Romney Katti, Dan Schipper, Theodore Zhu, Anthony Arrott, Joel Drewes, Harry Liu, William Larson
  • Publication number: 20070257287
    Abstract: The invention includes a method of forming a semiconductor construction, such as an MRAM construction. A block is formed over a semiconductor substrate. First and second layers are formed over the block, and over a region of the substrate proximate the block. The first and second layers are removed from over the block while leaving portions of the first and second layers over the region proximate the block. At least some of the first layer is removed from under the second layer to form a channel over the region proximate the block. A material, such as a soft magnetic material, is provided within the channel. The invention also includes semiconductor constructions.
    Type: Application
    Filed: May 30, 2007
    Publication date: November 8, 2007
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Joel Drewes
  • Patent number: 7268023
    Abstract: The present invention is generally directed to a method of forming a pseudo SOI substrate and semiconductor devices. In one illustrative embodiment, the method comprises forming a plurality of trenches in a semiconducting substrate comprised of silicon, each of the trenches having a depth, forming a layer of insulating material within each of the plurality of trenches, the layer of insulating material having a thickness that is less than the depth of the trenches, and performing an anneal process on the substrate in a hydrogen environment to cause the silicon substrate material to merge above the layer of insulating material within the plurality of trenches to thereby define a pseudo SOI substrate.
    Type: Grant
    Filed: May 5, 2005
    Date of Patent: September 11, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Nirmal Ramaswamy, Eric Blomiley, Joel Drewes
  • Publication number: 20070184607
    Abstract: The invention includes semiconductor processing methods in which openings are formed to extend into a semiconductor substrate, and the substrate is then annealed around the openings to form cavities. The substrate is etched to expose the cavities, and the cavities are substantially filled with insulative material. The semiconductor substrate having the filled cavities therein can be utilized as a semiconductor-on-insulator-type structure, and transistor devices can be formed to be supported by the semiconductor material and to be over the cavities. In some aspects, the transistor devices have channel regions over the filled cavities, and in other aspects the transistor devices have source/drain regions over the filled cavities. The transistor devices can be incorporated into dynamic random access memory, and can be utilized in electronic systems.
    Type: Application
    Filed: March 15, 2007
    Publication date: August 9, 2007
    Inventors: Eric Blomiley, Joel Drewes, D.V. Ramaswamy
  • Publication number: 20070181884
    Abstract: The invention includes semiconductor processing methods in which openings are formed to extend into a semiconductor substrate, and the substrate is then annealed around the openings to form cavities. The substrate is etched to expose the cavities, and the cavities are substantially filled with insulative material. The semiconductor substrate having the filled cavities therein can be utilized as a semiconductor-on-insulator-type structure, and transistor devices can be formed to be supported by the semiconductor material and to be over the cavities. In some aspects, the transistor devices have channel regions over the filled cavities, and in other aspects the transistor devices have source/drain regions over the filled cavities. The transistor devices can be incorporated into dynamic random access memory, and can be utilized in electronic systems.
    Type: Application
    Filed: March 15, 2007
    Publication date: August 9, 2007
    Inventors: Eric Blomiley, Joel Drewes, D.V. Ramaswamy
  • Patent number: 7208323
    Abstract: A magneto-resistive memory comprising magneto-resistive memory cells is disclosed, comprising a pinned magnetic layer and a free magnetic layer. The two magnetic layers are formed having widened regions at the ends of the layers. As such, the shape made out by the magneto-resisitve memory, from a top-view perspective, is wide at the ends and narrower at the mid-, forming an I shape in one preferred embodiment. The end portions of the free magnetic layer are allowed to magnetically couple to the end portions of the pinned magnetic layer such that magnetic coupling is shifted to these widened regions and coupling in the mid-portion between the widened regions is minimized. Thus, the influence of the pinned magnetic layer on the magnetization orientation of the mid-portion of the free magnetic layer is substantially eliminated, allowing for increased predictability in switching behavior and increased write selectivity of memory cells.
    Type: Grant
    Filed: June 7, 2005
    Date of Patent: April 24, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Theodore Zhu, Yong Lu, Anthony Arrott, Joel Drewes
  • Publication number: 20070087576
    Abstract: In one implementation, a substrate susceptor for receiving a semiconductor substrate for selective epitaxial silicon-comprising depositing thereon, where the depositing comprises measuring emissivity of the susceptor from at least one susceptor location in a non-contacting manner, includes a body having a front substrate receiving side, a back side, and a peripheral edge. At least one susceptor location from which emissivity is to be measured is received on at least one of the front substrate receiving side, the back side, and the edge. Such at least one susceptor location comprises an outermost surface comprising a material upon which selective epitaxial silicon will not deposit upon during selective epitaxial silicon depositing on a semiconductor substrate received by the susceptor for at least an initial thickness of epitaxial silicon depositing on said substrate. Other aspects and implementations are contemplated.
    Type: Application
    Filed: November 17, 2006
    Publication date: April 19, 2007
    Inventors: Eric Blomiley, Nirmal Ramaswamy, Ross Dando, Joel Drewes, Danny Dynka
  • Publication number: 20070049055
    Abstract: The present invention provides atomic layer deposition systems and methods that include at least one compound of the formula (Formula I): Ta(NR1)(NR2R3)3, wherein each R1, R2, and R3 is independently hydrogen or an organic group, with the proviso that at least one of R1, R2, and R3 is a silicon-containing organic group. Such systems and methods can be useful for depositing tantalum silicon nitride layers on substrates.
    Type: Application
    Filed: September 1, 2005
    Publication date: March 1, 2007
    Inventors: Nirmal Ramaswamy, Eugene Marsh, Joel Drewes
  • Publication number: 20070020775
    Abstract: An MRAM device includes an array of magnetic memory cells having an upper conductive layer and a lower conductive layer separated by a barrier layer. To reduce the likelihood of electrical shorting across the barrier layers of the memory cells, spacers can be formed around the upper conductive layer and, after the layers of the magnetic memory cells have been etched, the memory cells can be oxidized to transform any conductive particles that are deposited along the sidewalls of the memory cells as byproducts of the etching process into nonconductive particles. Alternatively, the lower conductive layer can be repeatedly subjected to partial oxidation and partial etching steps such that only nonconductive particles can be thrown up along the sidewalls of the memory cells as byproducts of the etching process.
    Type: Application
    Filed: September 26, 2006
    Publication date: January 25, 2007
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Joel Drewes, James Deak
  • Publication number: 20070012241
    Abstract: The invention includes deposition apparatuses configured to monitor the temperature of a semiconductor wafer substrate by utilizing conduits which channel radiation from the substrate to a detector/signal processor system. In particular aspects, the temperature of the substrate can be measured while the substrate is spinning within a reaction chamber. The invention also includes deposition apparatuses in which flow of mixed gases is controlled by mass flow controllers provided downstream of the location where the gases are mixed and/or where flow of gases is measured with mass flow measurement devices provided downstream of the location where the gases are mixed. Additionally, the invention encompasses deposition apparatuses in which mass flow controllers and/or mass flow measurement devices are provided upstream of a header which splits a source gas into multiple paths directed toward multiple different reaction chambers.
    Type: Application
    Filed: September 22, 2006
    Publication date: January 18, 2007
    Inventors: Eric Blomiley, Nirmal Ramaswamy, Ross Dando, Joel Drewes, Alan Colwell, Eduardo Tovar
  • Publication number: 20060292871
    Abstract: The invention includes methods of forming titanium-containing materials, such as, for example, titanium silicide. The invention can use alternating cycles of titanium halide precursor and one or more reductants to form the titanium-containing material. For instance, the invention can utilize alternating cycles of titanium tetrachloride and activated hydrogen to form titanium silicide on a surface of a silicon-containing substrate.
    Type: Application
    Filed: June 28, 2005
    Publication date: December 28, 2006
    Inventors: Jaydeb Goswami, Joel Drewes