Patents by Inventor Joerg Reiss

Joerg Reiss has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7108946
    Abstract: Methods of fabricating an integrated circuit on a wafer using dual mask exposure lithography is disclosed. Improved mask image alignment between a first mask image and a second mask image of a dual mask exposure technique can be achieved by aligning the second mask image to a latent image created by an exposure using the first mask image.
    Type: Grant
    Filed: January 12, 2004
    Date of Patent: September 19, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Sarah N. McGowan, Bhanwar Singh, Joerg Reiss
  • Patent number: 7091088
    Abstract: A method of protecting a charge trapping dielectric flash memory cell from UV-induced charging, including fabricating a charge trapping dielectric flash memory cell in a semiconductor device; depositing over the charge trapping dielectric flash memory cell at least one UV-protective layer; forming at least one layer over the at least one UV-protective layer; and etching the at least one layer to form an opening therein with an etchant species selective to stop on a layer below the at least one UV-protective layer, wherein the UV-protective layer comprises a substantially UV-opaque material.
    Type: Grant
    Filed: June 3, 2004
    Date of Patent: August 15, 2006
    Assignee: Spansion LLC
    Inventors: Ning Cheng, Clarence B. Ferguson, Emmanuil H. Lingunis, Minh Van Ngo, Joerg Reiss, Jean Y. Yang, Jeffrey A. Shields, Cyrus Tabery
  • Patent number: 7071085
    Abstract: The invention includes an apparatus and a method of manufacturing such apparatus including the steps of: forming a layer to be patterned, forming a photosensitive layer over the layer to be patterned, patterning the photosensitive layer to form a pattern including a horizontal line and a vertical line without a space therebetween, transferring the pattern to the layer to be patterned, forming a second photosensitive layer over the pattern, patterning the second photosensitive layer to form a second pattern including a space aligned between the horizontal line and the vertical line, and transferring the second pattern to the layer to be patterned to form a third pattern including a horizontal line and a vertical line with a space therebetween, the space including a width dimension achievable at a resolution limit of lithography.
    Type: Grant
    Filed: May 25, 2004
    Date of Patent: July 4, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Luigi Capodieci, Christopher A. Spence, Joerg Reiss, Sarah N. McGowan
  • Patent number: 7027130
    Abstract: A system and method for generating an illumination intensity profile of an illuminator that forms part of a projection lithography system. Radiation from the illuminator is projected towards an illumination profile mask having a plurality of apertures such that each aperture passes a distinct portion of the radiation. The intensity of each of the distinct portions of radiation is detected and assembled to form the illumination intensity profile.
    Type: Grant
    Filed: April 28, 2004
    Date of Patent: April 11, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Christopher A. Spence, Todd P. Lukanc, Luigi Capodieci, Joerg Reiss, Sarah N. McGowan
  • Patent number: 7015148
    Abstract: The invention is a method of manufacturing a semiconductor device and such semiconductor device. The semiconductor device includes an integrated circuit pattern including a horizontal line, a vertical line and a space therebetween, the space including a precise width dimension.
    Type: Grant
    Filed: May 25, 2004
    Date of Patent: March 21, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Luigi Capodieci, Christopher A. Spence, Joerg Reiss, Sarah N. McGowan
  • Patent number: 6995433
    Abstract: A microdevice for forming a part of an integrated circuit and method for fabricating are disclosed. The microdevice can include a first conductive region and a second conductive region having a channel region interposed therebetween. The mircodevice has a channel region controlling component disposed over the channel region and separated therefrom by at least one dielectric layer. The channel region controlling component has a non-linear structural characteristic derived from a non-linear structural characteristic of a photo resist feature used as an etch mask for the channel region controlling component.
    Type: Grant
    Filed: March 2, 2004
    Date of Patent: February 7, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Sarah N. McGowan, Luigi Capodieci, Bhanwar Singh, Joerg Reiss
  • Publication number: 20050243299
    Abstract: A system and method for generating an illumination intensity profile of an illuminator that forms part of a projection lithography system. Radiation from the illuminator is projected towards an illumination profile mask having a plurality of apertures such that each aperture passes a distinct portion of the radiation. The intensity of each of the distinct portions of radiation is detected and assembled to form the illumination intensity profile.
    Type: Application
    Filed: April 28, 2004
    Publication date: November 3, 2005
    Inventors: Christopher Spence, Todd Lukanc, Luigi Capodieci, Joerg Reiss, Sarah McGowan