Patents by Inventor Johan Bastiaens

Johan Bastiaens has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10572620
    Abstract: A method and apparatus for performing custom, piecewise digital layout generation is disclosed. The method comprises selecting, in a schematic of a digital circuit displayed in a digital circuit layout tool, a group of transistors and selecting one of a plurality of rows in a physical layout in which the group of transistors is to be placed. After the group of transistors is selected, the digital circuit layout tool may automatically place transistors of the group of transistors in the one of the plurality of rows of the physical layout. The method further comprises repeating selecting of additional groups of transistors, selecting from the plurality of rows, and automatically placing until all transistors of the digital circuit depicted as in the schematic have been placed for use in generating a physical layout plan for the first digital circuit.
    Type: Grant
    Filed: August 2, 2017
    Date of Patent: February 25, 2020
    Assignee: Oracle International Corporation
    Inventors: David L. Toub, Larry B. Edwards, Terry L. Maness, Johan Bastiaens
  • Publication number: 20190042687
    Abstract: A method and apparatus for performing custom, piecewise digital layout generation is disclosed. The method comprises selecting, in a schematic of a digital circuit displayed in a digital circuit layout tool, a group of transistors and selecting one of a plurality of rows in a physical layout in which the group of transistors is to be placed. After the group of transistors is selected, the digital circuit layout tool may automatically place transistors of the group of transistors in the one of the plurality of rows of the physical layout. The method further comprises repeating selecting of additional groups of transistors, selecting from the plurality of rows, and automatically placing until all transistors of the digital circuit depicted as in the schematic have been placed for use in generating a physical layout plan for the first digital circuit.
    Type: Application
    Filed: August 2, 2017
    Publication date: February 7, 2019
    Inventors: David L. Toub, Larry B. Edwards, Terry L. Maness, Johan Bastiaens
  • Patent number: 9036447
    Abstract: A decoder circuit with reduced leakage configured to decode an address and drive one of a number of word lines may be implemented with two-high logic gates in a pre-decode stage, a decode stage, and a word line driver stage. Such decoder circuits may include, in the word line driver stage, a number of two-high NOR gates configured to drive one of a number of word lines. In some embodiments, the two-high logic gates that share common inputs are implemented with multi-output static logic.
    Type: Grant
    Filed: December 19, 2012
    Date of Patent: May 19, 2015
    Assignee: Oracle International Corporation
    Inventors: Robert P. Masleid, Johan Bastiaens
  • Publication number: 20140169117
    Abstract: A decoder circuit with reduced leakage configured to decode an address and drive one of a number of word lines may be implemented with two-high logic gates in a pre-decode stage, a decode stage, and a word line driver stage. Such decoder circuits may include, in the word line driver stage, a number of two-high NOR gates configured to drive one of a number of word lines. In some embodiments, the two-high logic gates that share common inputs are implemented with multi-output static logic.
    Type: Application
    Filed: December 19, 2012
    Publication date: June 19, 2014
    Applicant: ORACLE INTERNATIONAL CORPORATION
    Inventors: Robert P. Masleid, Johan Bastiaens