Patents by Inventor John D. Virzi

John D. Virzi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7631176
    Abstract: A resistor/capacitor identification detection (RCID) circuit may provide system level identification of hardware (e.g. circuit board ID) through a single pin interface, by identifying up to a specified number of more than two quantized RC time constant states by measuring the discharge and charge times of an external RC circuit coupled to the single pin. The RCID circuit may initiate the discharge followed by a charging of the external RC circuit. The signal developed at the signal pin may be provided to the input of a threshold detector, with the threshold set at a specified percentage of a supply voltage used for operating the RCID circuit. The digitized output of the threshold detector may be used to gate a counter, after having been filtered through an input glitch rejection filter. A resolution of the counter may be determined by a high frequency clock used for clocking the counter. The numeric values of the charge and discharge times may be stored in data registers comprised in the RCID circuit.
    Type: Grant
    Filed: July 24, 2006
    Date of Patent: December 8, 2009
    Assignee: Standard Microsystems Corporation
    Inventors: Raphael Weiss, Richard E. Wahler, John D. Virzi, Randy B. Goldberg
  • Publication number: 20080042701
    Abstract: A resistor/capacitor identification detection (RCID) circuit may provide system level identification of hardware (e.g. circuit board ID) through a single pin interface, by identifying up to a specified number of more than two quantized RC time constant states by measuring the discharge and charge times of an external RC circuit coupled to the single pin. The RCID circuit may initiate the discharge followed by a charging of the external RC circuit. The signal developed at the signal pin may be provided to the input of a threshold detector, with the threshold set at a specified percentage of a supply voltage used for operating the RCID circuit. The digitized output of the threshold detector may be used to gate a counter, after having been filtered through an input glitch rejection filter. A resolution of the counter may be determined by a high frequency clock used for clocking the counter. The numeric values of the charge and discharge times may be stored in data registers comprised in the RCID circuit.
    Type: Application
    Filed: July 24, 2006
    Publication date: February 21, 2008
    Inventors: Raphael Weiss, Richard E. Wahler, John D. Virzi
  • Patent number: 7127564
    Abstract: A double buffered flash bank. In one embodiment, a flash interface may be programmed by a register interface with a first set of data while a second set of data is being written to the register interface. In one embodiment, flash banks may be programmed in parallel using latched register interfaces. For example, while data from a first register interface is being written to the first flash bank and data from a second register interface is being written to a second flash bank, new data may be written to the first register interface and to the second register interface. The new data may then be written from the first register interface to the first flash bank and from the second register interface to the second flash bank.
    Type: Grant
    Filed: February 28, 2003
    Date of Patent: October 24, 2006
    Assignee: Standard Microsystems Corporation
    Inventors: Robert W. Schoepflin, Richard E. Wahler, Ronald W. Streiber, John D. Virzi, Donald D. Noviello
  • Patent number: 6868468
    Abstract: A method and apparatus for hot-docking is disclosed. In one embodiment, a portable computer system includes a bus bridge and a bus coupled to the bus bridge. The bus may have one or more peripheral devices or peripheral interfaces coupled to it. The bus may also be coupled to a docking interface having a bus switch. The bus switch, when closed and the computer is coupled to a docking station, may couple the bus to a peripheral interface in a docking station. The bus switch may close responsive to docking, thereby completing the electrical coupling of the bus to the peripheral interface in the docking station. The closing of the bus switch may be controlled by the docking interface such that operations on the bus are not interrupted during the docking procedure.
    Type: Grant
    Filed: February 14, 2002
    Date of Patent: March 15, 2005
    Assignee: Standard Microsystems Corporation
    Inventors: Richard H. Boz, Ronald W. Streiber, John D. Virzi, Richard E. Wahler
  • Publication number: 20040172496
    Abstract: A double buffered flash bank. In one embodiment, a flash interface may be programmed by a register interface with a first set of data while a second set of data is being written to the register interface. In one embodiment, flash banks may be programmed in parallel using latched register interfaces. For example, while data from a first register interface is being written to the first flash bank and data from a second register interface is being written to a second flash bank, new data may be written to the first register interface and to the second register interface. The new data may then be written from the first register interface to the first flash bank and from the second register interface to the second flash bank.
    Type: Application
    Filed: February 28, 2003
    Publication date: September 2, 2004
    Inventors: Robert W. Schoepflin, Richard E. Wahler, Ronald W. Streiber, John D. Virzi, Donald D. Noviello
  • Publication number: 20030154338
    Abstract: A method and apparatus for hot-docking is disclosed. In one embodiment, a portable computer system includes a bus bridge and a bus coupled to the bus bridge. The bus may have one or more peripheral devices or peripheral interfaces coupled to it. The bus may also be coupled to a docking interface having a bus switch. The bus switch, when closed and the computer is coupled to a docking station, may couple the bus to a peripheral interface in a docking station. The bus switch may close responsive to docking, thereby completing the electrical coupling of the bus to the peripheral interface in the docking station. The closing of the bus switch may be controlled by the docking interface such that operations on the bus are not interrupted during the docking procedure.
    Type: Application
    Filed: February 14, 2002
    Publication date: August 14, 2003
    Inventors: Richard H. Boz, Ronald W. Streiber, John D. Virzi, Richard E. Wahler
  • Patent number: 5175732
    Abstract: Method and apparatus are provided for data communication control within the communication controllers of stations within a local area network. In general, the method and apparatus involves maintaining within the command and status control interface unit of the communication controller, receive and transmit command queues as well as receive and transmit status queues. Pluralities of receive and transmit data packet storage locations are provided for storing data packets to be received as well as transmitted. Each receive command is uniquely associated with a data packet storage location. Receive and transmit commands are buffered in a pipeline manner in the receive and transmit command queues, respectively, whereas receive and transmit status bits are buffered in a pipeline manner in the receive and transmit status queues, respectively.
    Type: Grant
    Filed: February 15, 1991
    Date of Patent: December 29, 1992
    Assignee: Standard Microsystems Corp.
    Inventors: Ariel Hendel, John D. Virzi
  • Patent number: 5134613
    Abstract: A controller for use in a local area network includes an arbitration circuit that permits data communication between a processor and a buffer memory associated with the controller to take priority over data communication between controller and buffer memory. The arbitration circuit interrupts a controller-initiated read or write cycle upon the receipt of a read or write memory access request from the processor.
    Type: Grant
    Filed: June 20, 1990
    Date of Patent: July 28, 1992
    Assignee: Standard Microsystems Corporation
    Inventors: John D. Virzi, Rajiv Deshmukh