Patents by Inventor John DeBrosse
John DeBrosse has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 9373383Abstract: Embodiments are directed to a system for sensing a data state of a selected memory cell. The system includes a first reference cell, a sample-and-hold sense amplifier and a switching system. During a first sensing phase the switching system is configured to open a first series communication path that places the selected memory cell in series with the first reference cell, thereby creating a first series voltage divider. During the first sensing phase, the switching system is further configured to open a first branch communication path that taps an input of the sample-and-hold sense amplifier into a first divided voltage between the selected memory cell and the first reference cell.Type: GrantFiled: September 12, 2014Date of Patent: June 21, 2016Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventor: John DeBrosse
-
Publication number: 20160078914Abstract: Embodiments are directed to a system for sensing a data state of a selected memory cell. The system includes a first reference cell, a sample-and-hold sense amplifier and a switching system. During a first sensing phase the switching system is configured to open a first series communication path that places the selected memory cell in series with the first reference cell, thereby creating a first series voltage divider. During the first sensing phase, the switching system is further configured to open a first branch communication path that taps an input of the sample-and-hold sense amplifier into a first divided voltage between the selected memory cell and the first reference cell.Type: ApplicationFiled: September 12, 2014Publication date: March 17, 2016Inventor: John DeBrosse
-
Patent number: 8654577Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.Type: GrantFiled: May 4, 2013Date of Patent: February 18, 2014Assignees: MagIC Technologies, Inc., International Business Machines CorporationInventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
-
Patent number: 8576618Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.Type: GrantFiled: May 4, 2013Date of Patent: November 5, 2013Assignees: MagIC Technologies, Inc., International Business Machines CorporationInventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
-
Patent number: 8570793Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.Type: GrantFiled: May 4, 2013Date of Patent: October 29, 2013Assignees: MagIC Technologies, Inc., International Business Machines CorporationInventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
-
Patent number: 8565014Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.Type: GrantFiled: May 4, 2013Date of Patent: October 22, 2013Assignees: MagIC Technologies, Inc., International Business Machines CorporationInventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
-
Publication number: 20130265821Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.Type: ApplicationFiled: May 4, 2013Publication date: October 10, 2013Inventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
-
Publication number: 20130250672Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.Type: ApplicationFiled: May 4, 2013Publication date: September 26, 2013Applicants: International Business Machines Corporation, MagIC Technologies, Inc.Inventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
-
Publication number: 20130250673Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.Type: ApplicationFiled: May 4, 2013Publication date: September 26, 2013Applicants: International Business Machines Corporation, MagIC Technologies, Inc.Inventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
-
Patent number: 8437181Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.Type: GrantFiled: June 29, 2010Date of Patent: May 7, 2013Assignees: MagIC Technologies, Inc., International Business Machines CorporationInventors: Hsu Kai Yang, Yutaka Nakamura, John Debrosse
-
Publication number: 20110317479Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.Type: ApplicationFiled: June 29, 2010Publication date: December 29, 2011Inventors: Hsu Kai Yang, Yutaka Nakamura, John Debrosse
-
Publication number: 20070274125Abstract: A nonvolatile memory cell includes a bipolar programmable storage element operative to store a logic state of the memory cell, and a metal-oxide-semiconductor device including first and second source/drains and a gate. A first terminal of the bipolar programmable storage element is adapted for connection to a first bit line. The first source/drain is connected to a second terminal of the bipolar programmable storage element, the second source/drain is adapted for connection to a second bit line, and the gate is adapted for connection to a word line.Type: ApplicationFiled: August 15, 2007Publication date: November 29, 2007Applicant: International Business Machines CorporationInventors: Johannes Bednorz, John DeBrosse, Chung Lam, Gerhard Meijer, Jonathan Sun
-
Publication number: 20060256611Abstract: A nonvolatile memory cell includes a bipolar programmable storage element operative to store a logic state of the memory cell, and a metal-oxide-semiconductor device including first and second source/drains and a gate. A first terminal of the bipolar programmable storage element is adapted for connection to a first bit line. The first source/drain is connected to a second terminal of the bipolar programmable storage element, the second source/drain is adapted for connection to a second bit line, and the gate is adapted for connection to a word line.Type: ApplicationFiled: August 31, 2005Publication date: November 16, 2006Applicant: International Business Machines CorporationInventors: Johannes Bednorz, John DeBrosse, Chung Lam, Gerhard Meijer, Jonathan Sun
-
Publication number: 20060152970Abstract: A calibrated magnetic random access memory (MRAM) current sense amplifier includes a first plurality of trim transistors selectively configured in parallel with a first load device, the first load device associated with a data side of the sense amplifier. A second plurality of trim transistors is selectively configured in parallel with a second load device, the second load device associated with a reference side of the sense amplifier. The first and said second plurality of trim transistors are individually activated so as to compensate for device mismatch with respect to the data and reference sides of the sense amplifier.Type: ApplicationFiled: January 12, 2005Publication date: July 13, 2006Applicants: INTERNATIONAL BUSINESS MACHINES CORPORATION, INFINEON TECHNOLOGIES NORTH AMERICA CORPInventors: John DeBrosse, Dietmar Gogl, Stefan Lammers, Hans Viehmann
-
Publication number: 20060002179Abstract: A method for determining a desired anisotropy axis angle for a magnetic random access memory (MRAM) device includes selecting a plurality of initial values for the anisotropy axis angle and determining, for each selected initial value, a minimum thickness for at least one ferromagnetic layer of the MRAM device. The minimum thickness corresponds to a predefined activation energy of an individual cell within the MRAM device. For each selected value, a minimum applied magnetic field value in a wordline direction and a bitline direction of the MRAM device is also determined so as maintain the predefined activation energy. For each selected value, an applied power per bit value is calculated, wherein the desired anisotropy axis angle is the selected anisotropy axis angle corresponding to a minimum power per bit value.Type: ApplicationFiled: June 30, 2004Publication date: January 5, 2006Applicant: INTERNATIOANL BUSINESS MACHAINES CORPORATIONInventors: Philip Trouilloud, David Abraham, John DeBrosse, Daniel Worledge
-
Publication number: 20050073879Abstract: A magneto-resistive random access memory (MRAM) array comprises global bit lines segmented using a plurality of local bit lines. A read/write controller is connected to the switches. Switches couple the global bit line to the local bit lines. The MRAM array has low leakage currents and facilitates a high signal-to-noise (S/N) ratio of read and write operations.Type: ApplicationFiled: October 3, 2003Publication date: April 7, 2005Inventors: Dietmar Gogl, John DeBrosse
-
Patent number: 6255683Abstract: A memory cell formed in a semiconductor body includes a vertical trench with a polysilicon fill as a storage capacitor and a field effect transistor having a source formed in the sidewall of the trench, a drain formed in the semiconductor body and having a surface common with a top surface of the semiconductor body, and having a channel region that includes both vertical and horizontal portions and a polysilicon gate that is in an upper portion of the trench. A process for fabrication provides an insulating oxide layer at the top of the polysilicon fill portion that serves as the storage node and the polysilicon fill portion that serves as the gate conductor.Type: GrantFiled: December 29, 1998Date of Patent: July 3, 2001Assignees: Infineon Technologies AG, International Business MachinesInventors: Carl Radens, Ulrike Gruening, John DeBrosse, Jack Mandelman
-
Patent number: 5821592Abstract: A dynamic random access memory array having an array of memory cells. Individual cells of the array are addressable by a plurality of word lines and a plurality of bit lines. The memory cells are disposed in active areas of the array. The array of memory cells includes a first strip of memory cells. The dynamic random access memory array includes a lower metal layer and an upper metal layer disposed above the lower metal layer. The dynamic random access memory array further includes a dielectric layer disposed between the lower metal layer and the upper metal layer. There is further included a first bit line of the plurality of bit lines which includes a lower metal first bit line portion implemented in the lower metal layer. The lower metal first bit line portion is coupled to a first plurality of memory cells of the first strip of memory cells. The first bit line also includes an upper metal first bit line portion implemented in the upper metal layer.Type: GrantFiled: June 30, 1997Date of Patent: October 13, 1998Assignees: Siemens Aktiengesellschaft, International Business Machines CorporationInventors: Heinz Hoenigschmid, John DeBrosse
-
Patent number: 5691946Abstract: Row redundancy control circuits which effectively reduce design space are arranged parallel to word direction and are arranged at the bottom of the redundancy block. This architecture change makes it possible to effectively lay out the redundancy control block by introducing (1) split-global-bus shared with local row redundancy wires, (2) half-length-one-way row redundancy-wordline-enable-signal wires which allows space saving, and (3) distributed wordline enable decoders designed to take advantage of the saved space. An illegal normal/redundancy access problem caused by the address versus timing skew has also been solved. The timing necessary for this detection is given locally by using its adjacent redundancy match detection. This allows the circuit to operate completely as an address driven circuit, resulting in fast and reliable redundancy match detection. In addition, a sample wordline enable signal (SWLE) is generated by using row redundancy match detection.Type: GrantFiled: December 3, 1996Date of Patent: November 25, 1997Assignee: International Business Machines CorporationInventors: John DeBrosse, Toshiaki Kirihata, Hing Wong