Patents by Inventor John E. Zolnowsky

John E. Zolnowsky has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4473878
    Abstract: A memory management unit of use in a memory management system. The memory management unit selectively maps a logical address to a respective physical address in accordance with a selected one of a plurality of segment descriptors, each of which defines a logical-to-physical address mapping and a range of address spaces for which such mapping is valid. The mapping is achieved using an improved associative memory circuit. Means are provided to detect mapping conflicts between new segment descriptors and segment descriptors already stored, and to prevent the storage of such conflicting segment descriptors. A method and circuit are provided to coordinate the parallel operation of a plurality of the memory management units or the like.
    Type: Grant
    Filed: December 14, 1981
    Date of Patent: September 25, 1984
    Assignee: Motorola, Inc.
    Inventors: John E. Zolnowsky, Charles L. Whittington, William M. Keshlear
  • Patent number: 4349873
    Abstract: An integrated circuit data processor receives interrupt level signals from external circuitry which represent a priority level associated with the external circuitry. These signals are compared with signals representing the current operating level of the processor, and an interrupt pending output is generated if (1) the priority level is higher than the operating level; or (2) a maximum priority level is received. Upon the occurrence of the interrupt pending output, the current instruction program is interrupted, and an instruction program associated with the external circuitry is executed. The processor transmits a signal back to the external circuitry indicating that the interrupt request has been granted and receives a vector number from the external circuitry. A first acknowledgment signal from the external circuitry causes the vector number to be latched in the processor. A second acknowledgment signal from the external circuitry causes a vector to be internally generated.
    Type: Grant
    Filed: April 2, 1980
    Date of Patent: September 14, 1982
    Assignee: Motorola, Inc.
    Inventors: Thomas G. Gunter, John E. Zolnowsky, Lester M. Crudele
  • Patent number: 4348722
    Abstract: An integrated circuit microprocessor includes storage means coupled to a control unit for receiving from the control unit information regarding how the next bus cycle is to be run. Upon receipt of a bus error signal from a peripheral device, the storage means is reset. If, however, a halt signal accompanies the bus error signal, the storage means is not reset and the bus cycle is rerun when the halt signal terminates.
    Type: Grant
    Filed: April 3, 1980
    Date of Patent: September 7, 1982
    Assignee: Motorola, Inc.
    Inventors: Thomas G. Gunter, Lester M. Crudele, John E. Zolnowsky