Patents by Inventor John Earle Miller

John Earle Miller has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8547257
    Abstract: An analog-to-digital converter (ADC) function in which digital error correction is provided. Parallel ADC stages are synchronously clocked to convert an analog input signal into digital words; at least one of the digital outputs is encoded according to an error correction code. Decision logic circuitry decodes a code word comprised of the concatenation of the digital outputs from the parallel stages, to derive a digital output from which the digital output word corresponding to the analog input signal can be derived. The decision logic circuitry can provide an error signal used to correct the state of one or more bits of the digital output from one of the ADC stages, for the case of a systematic code; alternatively, the decision logic circuitry can directly decode the code word to provide the digital output. The architecture may be applied to stages in a pipelined ADC.
    Type: Grant
    Filed: October 26, 2011
    Date of Patent: October 1, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: John Earle Miller, Robert Floyd Payne
  • Publication number: 20130106628
    Abstract: An analog-to-digital converter (ADC) function in which digital error correction is provided. Parallel ADC stages are synchronously clocked to convert an analog input signal into digital words; at least one of the digital outputs is encoded according to an error correction code. Decision logic circuitry decodes a code word comprised of the concatenation of the digital outputs from the parallel stages, to derive a digital output from which the digital output word corresponding to the analog input signal can be derived. The decision logic circuitry can provide an error signal used to correct the state of one or more bits of the digital output from one of the ADC stages, for the case of a systematic code; alternatively, the decision logic circuitry can directly decode the code word to provide the digital output. The architecture may be applied to stages in a pipelined ADC.
    Type: Application
    Filed: October 26, 2011
    Publication date: May 2, 2013
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: John Earle Miller, Robert Floyd Payne
  • Patent number: 6163707
    Abstract: The power control process receives a signal from the radiotelephone over the time varying reverse link. The received signal is demodulated and decoded. The resulting signal is used to estimate the .sup.E w/I.sub.0. The .sup.E w/f.sub.0 is compared to a threshold .sup.E w/I.sub.0 to generate a power control error. This error is input to a prediction filter that anticipates increases or decreases in the power control error over the time interval of the reverse link. The result from the prediction filter is used to modify the power control bit accordingly before transmission to the radiotelephone.
    Type: Grant
    Filed: March 4, 1998
    Date of Patent: December 19, 2000
    Assignee: Northern Telecom Limited
    Inventor: John Earle Miller