Patents by Inventor John G. Petrovick, Jr.

John G. Petrovick, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9300293
    Abstract: An integrated circuit device includes a first signal line for distributing a first signal. The first signal line includes a plurality of branch lines, and a leaf node is defined at an end of each branch line. First logic is coupled to the leaf nodes and operable to generate a first status signal indicative of a collective first logic state of the leaf nodes of the signal line corresponding to the first signal.
    Type: Grant
    Filed: May 14, 2013
    Date of Patent: March 29, 2016
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Donald A. Priore, John G. Petrovick, Jr., Stephen V. Kosonocky, Robert S. Orefice
  • Publication number: 20140340114
    Abstract: An integrated circuit device includes a first signal line for distributing a first signal. The first signal line includes a plurality of branch lines, and a leaf node is defined at an end of each branch line. First logic is coupled to the leaf nodes and operable to generate a first status signal indicative of a collective first logic state of the leaf nodes of the signal line corresponding to the first signal.
    Type: Application
    Filed: May 14, 2013
    Publication date: November 20, 2014
    Applicant: Advanced Micro Devices, Inc.
    Inventors: Donald A. Priore, John G. Petrovick, JR., Stephen V. Kosonocky, Robert S. Orefice
  • Patent number: 5389836
    Abstract: Cascode voltage switch (CVS) logic circuits include a CMOS logic tree having multiple logic branches and a bipolar, branch isolation transistor. Each logic branch of the logic tree changes state between a logic "1" and a logic "0", with a state change being manifested as a charging or discharging of the logic branch. The bipolar transistor comprises a multiple-emitter bipolar transistor wherein each emitter is electrically coupled to a different logic branch of the CMOS logic tree. A precharge circuit, coupled to the logic tree via the bipolar transistor, provides charge to an output of the CVS circuit prior to operation of said logic tree. The logic branches of the logic tree are charged and discharged substantially independently of one another thereby enhancing speed of the combinatorial logic circuit. Various circuit modifications and generalizations are also discussed.
    Type: Grant
    Filed: June 4, 1993
    Date of Patent: February 14, 1995
    Assignee: International Business Machines Corporation
    Inventors: Allan R. Bertolet, Albert M. Chu, William R. Griffin, John G. Petrovick, Jr., Larry Wissel
  • Patent number: 5173906
    Abstract: A built-in, i.e., on-chip, self-test system for a VLSI logic or memory module. A deterministic data pattern generator is provided on the VLSI chip, and operates to test a chip module and provide a fail/no-fail result, along with data identifying where the fail occurred. This location data is captured and made available for subsequent utilization. The built-in test circuitry is programmable, and is provided with a looping capability to provide enhanced burn-in testing, for example.
    Type: Grant
    Filed: August 31, 1990
    Date of Patent: December 22, 1992
    Inventors: Jeffrey H. Dreibelbis, Erik L. Hedberg, John G. Petrovick, Jr.
  • Patent number: 4975599
    Abstract: According to the present invention, an improved CMOS integrated circuit and an improved method of forming the circuit is provided. The circuit has a first FET device and a second FET device, and at least one performance characteristic of said first and second FET devices varies in the same manner with the variation of at least one performance related process variable condition. Each of said FET devices has an output signal at least one characteristic of which is changed by a change in the performance related variable condition. The first and second FET devices are connected such that the one output characteristic of the second FET device acts in opposition to the one output characteristic of the first FET device to provide a merged output signal representative of the combined effect of the two FET devices.
    Type: Grant
    Filed: July 26, 1989
    Date of Patent: December 4, 1990
    Assignee: International Business Machines Corporation
    Inventors: John G. Petrovick, Jr., Robert S. Taylor
  • Patent number: 4878209
    Abstract: An apparatus and method for testing an access time of a macro embedded in a LSI chip. The apparatus includes a logical gate connected to the output latches of the macro, thereby controlling the access time of the macro, and a test latch for determining an on-chip delay time between a test signal for enabling the output latches and an input signal for enabling the macro. The method includes the steps of determining the on-chip delay time between the test signal and the input signal, thereby allowing the test signal to be synchronized with the input signal, supplying the synchronized test signal to the output latches for a manufacturer specified macro access time, and testing the latched output data from the macro.
    Type: Grant
    Filed: March 17, 1988
    Date of Patent: October 31, 1989
    Assignee: International Business Machines Corporation
    Inventors: Robert W. Bassett, William R. Griffin, Susan A. Murphy, John G. Petrovick, Jr., James R. Varner, Dennis R. Whittaker