Patents by Inventor John Hopkins

John Hopkins has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11969957
    Abstract: A method for use in forming a composite structure that includes dispensing a first sheet of composite material, cutting the first sheet of composite material to form one of a plurality of plies of composite material, and providing the plurality of plies of composite material to a forming tool one at a time in a ply laydown sequence. A first sequential ply in the ply laydown sequence is provided, and then a second sequential ply in the ply laydown sequence is automatically provided after the first sequential ply has been provided.
    Type: Grant
    Filed: October 14, 2019
    Date of Patent: April 30, 2024
    Assignee: The Boeing Company
    Inventors: Andrew Hopkins, Christopher Gary Harris, John R Henry, Scott Fisher, Anton Troshchenovskyy
  • Patent number: 11951282
    Abstract: An infusion pump for pumping fluid through an administrative set at a desired flow rate over a specified duration, and includes a pumping mechanism for releasably receiving and for exerting a pulsing force on the administrative set, thus pressurizing a portion of the set for creating a flow of fluid from a set outlet. A controller is connected to and is configured for operating the pumping mechanism, the controller determines a pulse frequency based on a volume of fluid infused over a portion of the specified duration and the desired flow rate, outputs a control signal to the pumping mechanism for operating the pumping mechanism based on the determined pulse frequency, determines a first pulse frequency based on the desired flow rate; and adjusts the first pulse frequency based on the volume of fluid infused to provide a second pulse frequency being different from the first pulse frequency.
    Type: Grant
    Filed: August 10, 2021
    Date of Patent: April 9, 2024
    Assignees: BAXTER INTERNATIONAL INC., BAXTER HEALTHCARE S.A.
    Inventors: Patrick Michael Hopkins, Harry John Weber, Haonan Sun
  • Publication number: 20230397419
    Abstract: For manufacturing a memory device, a system may form a trench between a first portion and a second portion of a stack. A bottom wall of the trench may include a spacer material. The system may remove a first and a second oxide material to reform the trench, and remove a polysilicon material in a lateral direction to expose a third oxide material and a channel structure. The third oxide material may form the bottom wall of the trench. The system may remove, in a lateral direction, the first oxide material, a portion of the second oxide material, the third oxide material, and a fourth oxide material of the channel structure. The system may deposit a metal material, in the trench, in contact with a doped polysilicon material of the channel structure.
    Type: Application
    Filed: August 1, 2022
    Publication date: December 7, 2023
    Inventors: Darwin A. Clampitt, Wesley O. Mckinsey, John Hopkins
  • Publication number: 20230395704
    Abstract: Methods, systems, and devices for self-aligned etching techniques for memory formation are described. A memory device may include a stack of alternating materials and a pillar extending through the stack of alternating materials, where the stack of alternating materials and the pillar may form a set of multiple memory cells. A polysilicon material may be formed above the pillar, where the polysilicon material may be associated with a selector device for the memory cells. A masking material may be formed above the polysilicon material and the stack of alternating materials, where the masking material may be aligned with the polysilicon material and may have a width that is greater than a width of the polysilicon material and the pillar. The masking material may prevent the polysilicon material, the pillar, and a portion of the stack of alternating materials beneath the masking material from being removed during an etching operation.
    Type: Application
    Filed: June 1, 2022
    Publication date: December 7, 2023
    Inventors: John Hopkins, Jordan D. Greenlee
  • Publication number: 20230386268
    Abstract: In some implementations, a device may receive, from a sensor of a vehicle, sensor data. The device may detect whether an event causing damage to the vehicle has occurred or is expected to occur based on the sensor data being greater than a threshold, wherein the threshold is based on an on-off status of the vehicle and a sensor type. The device may activate, based on whether the event has occurred or is expected to occur, a camera of the vehicle to capture video data of a scene associated with the vehicle. The device may transmit, to a server, an indication that indicates the event and the video data.
    Type: Application
    Filed: June 14, 2022
    Publication date: November 30, 2023
    Inventors: Alyssa SCARBROUGH, John HOPKINS, Zahra HOSSEINIMAKAREM, Yi HU
  • Publication number: 20230380172
    Abstract: Methods, systems, and devices for a barrier structure for preventing removal of, such as etching to, control circuitry are described. A memory device may include control circuitry over a substrate and for accessing a memory array and contact regions configured to couple with the control circuitry. The memory device may include barrier regions between respective contact regions that includes a barrier material. The memory device may include a stack of layers over the barrier region and the contact regions that is associated with the memory array, and the barrier material may prevent a removal (e.g., an etch) through the stack of layers and at least partially between contact regions from extending to the control circuitry.
    Type: Application
    Filed: May 19, 2022
    Publication date: November 23, 2023
    Inventors: John Hopkins, Jordan D. Greenlee, Daniel Billingsley, Alyssa N. Scarbrough
  • Publication number: 20230335500
    Abstract: Some embodiments include apparatuses and methods of forming the apparatuses. One of the apparatuses includes a device including tiers of materials located one over another, the tiers of materials including respective memory cells and control gates for the memory cells. The control gates include respective portions that collectively form part of a staircase structure. The staircase structure includes first regions and second regions coupled to the first regions. The second regions include respective sidewalls in which a portion of each of the first regions and a portion of each of the second regions are part of a respective control gate of the control gates. The device also includes conductive pads electrically separated from each other and located on the first regions of the staircase structure, and conductive contacts contacting the conductive pads.
    Type: Application
    Filed: June 27, 2023
    Publication date: October 19, 2023
    Inventors: Alyssa N. Scarbrough, Yiping Wang, Jordan D. Greenlee, John Hopkins
  • Publication number: 20230326793
    Abstract: Some embodiments include apparatuses and methods of forming the apparatuses.
    Type: Application
    Filed: May 23, 2023
    Publication date: October 12, 2023
    Inventors: Kar Wui Thong, Harsh Narendrakumar Jain, John Hopkins
  • Publication number: 20230290739
    Abstract: Some embodiments include apparatuses and methods of forming the apparatuses. One of the apparatuses includes tiers located one over another, the tiers including respective memory cells and control gates for the memory cells; a first pillar extending through the tiers and separated from the control gates, the first pillar including a first dielectric liner portion and a first core portion adjacent the first dielectric liner portion, the first dielectric liner portion and the first core portion extending along a length of the first pillar; and a second pillar extending through the tiers and separated from the control gates, the second pillar including a second dielectric liner portion and a second core portion adjacent the second dielectric liner portion, the second dielectric portion and the second core portion extending along a length of the second pillar, wherein the first core portion and the second core portion have different materials.
    Type: Application
    Filed: March 14, 2022
    Publication date: September 14, 2023
    Inventors: Shuangqiang Luo, John Hopkins
  • Patent number: 11721629
    Abstract: Some embodiments include apparatuses and methods of forming the apparatuses. One of the apparatuses includes a device including tiers of materials located one over another, the tiers of materials including respective memory cells and control gates for the memory cells. The control gates include respective portions that collectively form part of a staircase structure. The staircase structure includes first regions and second regions coupled to the first regions. The second regions include respective sidewalls in which a portion of each of the first regions and a portion of each of the second regions are part of a respective control gate of the control gates. The device also includes conductive pads electrically separated from each other and located on the first regions of the staircase structure, and conductive contacts contacting the conductive pads.
    Type: Grant
    Filed: July 21, 2021
    Date of Patent: August 8, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Alyssa N. Scarbrough, Yiping Wang, Jordan D. Greenlee, John Hopkins
  • Patent number: 11704610
    Abstract: A device may detect a trigger to perform a benchmarking task. The benchmarking task may include a first benchmarking of a first resource utilization associated with one or more tasks completed via an automated procedure. The benchmarking task may include a second benchmarking of a second resource utilization associated with the one or more tasks completed via a manual procedure. The device may determine project data relating to a project platform based on detecting the trigger to perform the benchmarking task. The device may process the project data relating to the project platform to benchmark the project. The device may generate a recommendation relating to completion of the one or more tasks using the automated procedure or the manual procedure. The device may communicate with one or more other devices to perform a response action based on the recommendation.
    Type: Grant
    Filed: December 15, 2017
    Date of Patent: July 18, 2023
    Assignee: Accenture Global Solutions Limited
    Inventors: Bhaskar Ghosh, Mohan Sekhar, Vijayaraghavan Koushik, John Hopkins, Rajendra T. Prasad, Mark Lazarus, Krupa Srivastava
  • Patent number: 11682581
    Abstract: Some embodiments include apparatuses and methods of forming the apparatuses.
    Type: Grant
    Filed: December 18, 2020
    Date of Patent: June 20, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Kar Wui Thong, Harsh Narendrakumar Jain, John Hopkins
  • Publication number: 20230136139
    Abstract: An apparatus is described. The apparatus includes a flash memory chip having a self-aligned dielectric fill between pillars. The self-aligned dielectric fill extends through a polysilicon layer. The pillars have respective access transistors formed with the polysilicon layer. The self-aligned dielectric fill to electrically isolate the pillars.
    Type: Application
    Filed: December 28, 2022
    Publication date: May 4, 2023
    Inventors: Anil CHANDOLU, Prasanna SRINIVASAN, John HOPKINS, Nancy LOMELI
  • Publication number: 20230130525
    Abstract: A semiconductor circuit includes multiple decks of semiconductor devices, each deck having multiple three-dimensional (3D) stacks. The semiconductor circuit has a nitride layer between the first deck and the second deck. The nitride layer has a self-aligned pillar through the nitride layer to electrically connect the first deck to the second deck. The nitride layer can have multiple sublayers, with a mirrored gradient doping, with lower doping toward the middle of the nitride layer and higher doping toward the outsides of the nitride layer that interfaces with the decks.
    Type: Application
    Filed: December 22, 2022
    Publication date: April 27, 2023
    Applicant: Intel NDTM US LLC
    Inventors: John HOPKINS, Anil CHANDOLU, Nancy LOMELI
  • Publication number: 20230117100
    Abstract: Some embodiments include apparatuses and methods of forming the apparatuses. One of the apparatuses includes a first deck located over a substrate, and a second deck located over the first deck, and pillars extending through the first and second decks. The first deck includes first memory cells, first control gates associated with the first memory cells, and first conductive paths coupled to the first control gates. The second conductive paths include second conductive pads located on a first level of the apparatus over the substrate. The second deck includes second memory cells, second control gates associated with the second memory cells, and second conductive paths coupled to the second control gates. The second conductive paths include second conductive pads located on a second level of the apparatus. The first and second conductive pads having lengths in a direction perpendicular to a direction from the first deck to the second deck.
    Type: Application
    Filed: December 19, 2022
    Publication date: April 20, 2023
    Inventors: Darwin A. Clampitt, Shawn D. Lyonsmith, Matthew J. King, Lise M. Clampitt, John Hopkins, Kevin Y. Titus, Indra V. Chary, Martin Jared Barclay, Anilkumar Chandolu, Pavithra Natarajan, Roger W. Lindsay
  • Patent number: 11626424
    Abstract: Some embodiments include a semiconductor device having a stack structure including a source comprising polysilicon, an etch stop of oxide on the source, a select gate source on the etch stop, a charge storage structure over the select gate source, and a select gate drain over the charge storage structure. The semiconductor device may further include an opening extending vertically into the stack structure to a level adjacent to the source. A channel comprising polysilicon may be formed on a side surface and a bottom surface of the opening. The channel may contact the source at a lower portion of the opening, and may be laterally separated from the charge storage structure by a tunnel oxide. A width of the channel adjacent to the select gate source is greater than a width of the channel adjacent to the select gate drain.
    Type: Grant
    Filed: August 9, 2021
    Date of Patent: April 11, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Hongbin Zhu, Zhenyu Lu, Gordon Haller, Jie Sun, Randy J. Koval, John Hopkins
  • Publication number: 20230065187
    Abstract: Systems, apparatuses, and methods may provide for technology for forming extended air gaps for bitline contacts. For example, such technology patterns and etches a dielectric layer and a bitline layer to create bitline contacts in a memory die. An air gap dielectric layer is deposited to form an air gap between adjacent bitline contacts, and wherein the air gap has a height dimension that extends past a height dimension of the bitline contacts.
    Type: Application
    Filed: October 17, 2022
    Publication date: March 2, 2023
    Inventors: John Hopkins, Nancy M. Lomeli
  • Publication number: 20230022792
    Abstract: Some embodiments include apparatuses and methods of forming the apparatuses. One of the apparatuses includes a device including tiers of materials located one over another, the tiers of materials including respective memory cells and control gates for the memory cells. The control gates include respective portions that collectively form part of a staircase structure. The staircase structure includes first regions and second regions coupled to the first regions. The second regions include respective sidewalls in which a portion of each of the first regions and a portion of each of the second regions are part of a respective control gate of the control gates. The device also includes conductive pads electrically separated from each other and located on the first regions of the staircase structure, and conductive contacts contacting the conductive pads.
    Type: Application
    Filed: July 21, 2021
    Publication date: January 26, 2023
    Inventors: Alyssa N. Scarbrough, Yiping Wang, Jordan D. Greenlee, John Hopkins
  • Patent number: 11532638
    Abstract: Some embodiments include apparatuses and methods of forming the apparatuses. One of the apparatuses includes a first deck located over a substrate, and a second deck located over the first deck, and pillars extending through the first and second decks. The first deck includes first memory cells, first control gates associated with the first memory cells, and first conductive paths coupled to the first control gates. The second conductive paths include second conductive pads located on a first level of the apparatus over the substrate. The second deck includes second memory cells, second control gates associated with the second memory cells, and second conductive paths coupled to the second control gates. The second conductive paths include second conductive pads located on a second level of the apparatus. The first and second conductive pads having lengths in a direction perpendicular to a direction from the first deck to the second deck.
    Type: Grant
    Filed: August 31, 2020
    Date of Patent: December 20, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Darwin A. Clampitt, Shawn D. Lyonsmith, Matthew J. King, Lisa M. Clampitt, John Hopkins, Kevin Y. Titus, Indra V. Chary, Martin Jared Barclay, Anilkumar Chandolu, Pavithra Natarajan, Roger W. Lindsay
  • Publication number: 20220310525
    Abstract: Some embodiments include apparatuses and methods of forming the apparatuses. One of the apparatuses includes a first dielectric material; a second dielectric material separated from the first dielectric material; a memory cell string including a pillar extending through the first and second dielectric materials, the pillar including a portion between the first and second dielectric materials; and a tungsten material located between the first and second dielectric materials and separated from the portion of the pillar and the first and second dielectric materials by an additional dielectric material. The additional dielectric material has a dielectric constant greater than a dielectric constant of silicon dioxide. The additional dielectric material contacts the portion of the pillar and the tungsten material.
    Type: Application
    Filed: March 29, 2021
    Publication date: September 29, 2022
    Inventors: Jordan D. Greenlee, Rita J. Klein, Everett Allen McTeer, John Hopkins