Patents by Inventor John James Danson

John James Danson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9906233
    Abstract: There is disclosed herein analogue-to-digital converter circuitry, comprising a set of sub-ADC units each for carrying out analogue-to-digital conversion operations, the set comprising a given number of core sub-ADC units for carrying out said given number of core conversion operations. Also provided is control circuitry operable, when a said sub-ADC unit is determined to be a defective sub-ADC unit, to cause the core conversion operations to be carried by the sub-ADC units of the set sub-ADC units other than the defective sub-ADC unit.
    Type: Grant
    Filed: March 10, 2017
    Date of Patent: February 27, 2018
    Assignee: SOCIONEXT INC.
    Inventors: John James Danson, Ian Juso Dedic, Prabhu Ashwin Harold Rebello
  • Patent number: 9882577
    Abstract: There is disclosed herein charge-mode circuitry for use in a comparator to capture a difference between magnitudes of first and second input signals, the circuitry comprising: a tail node configured during a capture operation to receive a charge packet; first and second nodes conductively connectable to said tail node along respective first and second paths; and control circuitry configured during the capture operation to control such connections between the tail node and the first and second nodes based on the first and second input signals such that said charge packet is divided between said first and second paths in dependence upon the difference between magnitudes of the first and second input signals.
    Type: Grant
    Filed: March 10, 2017
    Date of Patent: January 30, 2018
    Assignee: SOCIONEXT INC.
    Inventors: Ian Juso Dedic, Prabhu Ashwin Harold Rebello, John James Danson
  • Publication number: 20170264308
    Abstract: There is disclosed herein analogue-to-digital converter circuitry, comprising a set of sub-ADC units each for carrying out analogue-to-digital conversion operations, the set comprising a given number of core sub-ADC units for carrying out said given number of core conversion operations. Also provided is control circuitry operable, when a said sub-ADC unit is determined to be a defective sub-ADC unit, to cause the core conversion operations to be carried by the sub-ADC units of the set sub-ADC units other than the defective sub-ADC unit.
    Type: Application
    Filed: March 10, 2017
    Publication date: September 14, 2017
    Inventors: John James DANSON, Ian Juso DEDIC, Prabhu Ashwin Harold REBELLO
  • Publication number: 20170264310
    Abstract: There is disclosed herein charge-mode circuitry for use in a comparator to capture a difference between magnitudes of first and second input signals, the circuitry comprising: a tail node configured during a capture operation to receive a charge packet; first and second nodes conductively connectable to said tail node along respective first and second paths; and control circuitry configured during the capture operation to control such connections between the tail node and the first and second nodes based on the first and second input signals such that said charge packet is divided between said first and second paths in dependence upon the difference between magnitudes of the first and second input signals.
    Type: Application
    Filed: March 10, 2017
    Publication date: September 14, 2017
    Inventors: Ian Juso DEDIC, Prabhu Ashwin Harold REBELLO, John James DANSON
  • Patent number: 9112521
    Abstract: Mixed-signal circuitry, comprising: an array of ADC units configured to operate in a time-interleaved manner, and each operable in each of a series of time windows to convert an analog input value into a corresponding digital output value, each conversion comprising a sequence of sub-conversion operations, each successive sub-conversion operation of a sequence being triggered by completion of the preceding sub-conversion operation; and a controller, wherein: at least one of the ADC units is operable to act as a reporting ADC unit and indicate, for each of one or more monitored said conversions, whether or not a particular one of the sub-conversion operations completed during the time window concerned; and the controller is operable to consider at least one such indication and to control the circuitry in dependence upon the or each considered indication.
    Type: Grant
    Filed: August 29, 2014
    Date of Patent: August 18, 2015
    Assignee: SOCIONEXT INC.
    Inventors: Ian Juso Dedic, John James Danson
  • Publication number: 20150070203
    Abstract: Mixed-signal circuitry, comprising: an array of ADC units configured to operate in a time-interleaved manner, and each operable in each of a series of time windows to convert an analogue input value into a corresponding digital output value, each conversion comprising a sequence of sub-conversion operations, each successive sub-conversion operation of a sequence being triggered by completion of the preceding sub-conversion operation; and a controller, wherein: at least one of the ADC units is operable to act as a reporting ADC unit and indicate, for each of one or more monitored said conversions, whether or not a particular one of the sub-conversion operations completed during the time window concerned; and the controller is operable to consider at least one such indication and to control the circuitry in dependence upon the or each considered indication.
    Type: Application
    Filed: August 29, 2014
    Publication date: March 12, 2015
    Inventors: Ian Juso DEDIC, John James Danson