Patents by Inventor John Michael Parsey

John Michael Parsey has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10505000
    Abstract: An electronic device can include a transistor structure. In an embodiment, the transistor structure can include a channel region and a drift structure including different semiconductor base materials. In another embodiment, the transistor structure can include a source region and a drain structure including a first region, wherein the source region and the first region include different semiconductor base materials and have the same conductivity type. In another aspect, a process of forming an electronic device can include forming a semiconductor layer; forming a body region; patterning the body region and the semiconductor layer to define a trench having a sidewall; forming a first region of a drain structure along the sidewall of the trench, wherein the first region and body region include different semiconductor base materials and different conductivity types.
    Type: Grant
    Filed: December 28, 2017
    Date of Patent: December 10, 2019
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Peter Moens, Piet Vanmeerbeek, Gary H. Loechelt, John Michael Parsey, Jr.
  • Publication number: 20190043958
    Abstract: An electronic device can include a transistor structure. In an embodiment, the transistor structure can include a channel region and a drift structure including different semiconductor base materials. In another embodiment, the transistor structure can include a source region and a drain structure including a first region, wherein the source region and the first region include different semiconductor base materials and have the same conductivity type. In another aspect, a process of forming an electronic device can include forming a semiconductor layer; forming a body region; patterning the body region and the semiconductor layer to define a trench having a sidewall; forming a first region of a drain structure along the sidewall of the trench, wherein the first region and body region include different semiconductor base materials and different conductivity types.
    Type: Application
    Filed: December 28, 2017
    Publication date: February 7, 2019
    Applicant: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Peter MOENS, Piet VANMEERBEEK, Gary H. LOECHELT, John Michael PARSEY, JR.
  • Patent number: 10068791
    Abstract: In one embodiment, a wafer susceptor is formed to have portion of the susceptor that is positioned between a wafer pocket and an outside edge of the susceptor to have a non-uniform and/or a non-planar surface. In another embodiment, the non-uniform and/or non-planar surface includes one of a recess into the surface or a protrusion extending away from the surface.
    Type: Grant
    Filed: March 8, 2013
    Date of Patent: September 4, 2018
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: John Michael Parsey, Jr., Hocine-Bouzid Ziad
  • Patent number: 9515179
    Abstract: An electronic device can include a vertical III-V transistor having a gate electrode and a channel region within a homostructure. The channel region can be disposed between a first portion and a second portion of the gate electrode. In an embodiment, the III-V transistor can be an enhancement-mode GaN transistor, and in a particular embodiment, the drain, source, and channel regions can include the same conductivity type.
    Type: Grant
    Filed: April 20, 2015
    Date of Patent: December 6, 2016
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Peter Moens, Piet Vanmeerbeek, John Michael Parsey, Jr.
  • Patent number: 9502550
    Abstract: In one embodiment, Group III-nitride materials are used to form a semiconductor device. A fin structure is formed in the Group III-nitride material, and a gate structure, source electrodes and drain electrodes are formed in spaced relationship to the fin structure. The fin structure provides both polar and semi-polar 2DEG regions. In one embodiment, the gate structure is configured to control current flow in the polar 2DEG region. Shield conductor layers are included above the gate structure and in spaced relationship with drain regions of the semiconductor device.
    Type: Grant
    Filed: July 30, 2015
    Date of Patent: November 22, 2016
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Balaji Padmanabhan, John Michael Parsey, Jr., Ali Salih, Prasad Venkatraman
  • Publication number: 20160308045
    Abstract: An electronic device can include a vertical III-V transistor having a gate electrode and a channel region within a homostructure. The channel region can be disposed between a first portion and a second portion of the gate electrode. In an embodiment, the III-V transistor can be an enhancement-mode GaN transistor, and in a particular embodiment, the drain, source, and channel regions can include the same conductivity type.
    Type: Application
    Filed: April 20, 2015
    Publication date: October 20, 2016
    Inventors: Peter Moens, Piet Vanmeerbeek, John Michael Parsey, JR.
  • Patent number: 9355965
    Abstract: In one embodiment, methods for making semiconductor devices are disclosed.
    Type: Grant
    Filed: July 29, 2015
    Date of Patent: May 31, 2016
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Jan {hacek over (S)}ik, Petr Kostelnik, Luká{hacek over (s)} Válek, Michal Lorenc, Milo{hacek over (s)} Pospí{hacek over (s)}il, David Lysá{hacek over (c)}ek, John Michael Parsey, Jr.
  • Publication number: 20150340482
    Abstract: In one embodiment, Group III-nitride materials are used to form a semiconductor device. A fin structure is formed in the Group III-nitride material, and a gate structure, source electrodes and drain electrodes are formed in spaced relationship to the fin structure. The fin structure provides both polar and semi-polar 2DEG regions. In one embodiment, the gate structure is configured to control current flow in the polar 2DEG region. Shield conductor layers are included above the gate structure and in spaced relationship with drain regions of the semiconductor device.
    Type: Application
    Filed: July 30, 2015
    Publication date: November 26, 2015
    Applicant: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Balaji PADMANABHAN, John Michael PARSEY, JR., Ali SALIH, Prasad VENKATRAMAN
  • Publication number: 20150333016
    Abstract: In one embodiment, methods for making semiconductor devices are disclosed.
    Type: Application
    Filed: July 29, 2015
    Publication date: November 19, 2015
    Applicant: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Jan Sik, Petr Kostelník, Lukás Válek, Michal Lorenc, Milos Pospísil, David Lysácek, John Michael Parsey, JR.
  • Patent number: 9129889
    Abstract: In one embodiment, Group III-nitride materials are used to form a semiconductor device. A fin structure is formed in the Group III-nitride material, and a gate structure, source electrodes and drain electrodes are formed in spaced relationship to the fin structure. The fin structure provides both polar and semi-polar 2DEG regions. In one embodiment, the gate structure is configured to control current flow in the polar 2DEG region. Shield conductor layers are included above the gate structure and in spaced relationship with drain regions of the semiconductor device.
    Type: Grant
    Filed: March 10, 2014
    Date of Patent: September 8, 2015
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Balaji Padmanabhan, John Michael Parsey, Jr., Ali Salih, Prasad Venkatraman
  • Patent number: 9117802
    Abstract: A semiconductor substrate can be patterned to define a trench and a feature. In an embodiment, the trench can be formed such that after filling the trench with a material, a bottom portion of the filled trench may be exposed during a substrate thinning operation. In another embodiment, the trench can be filled with a thermal oxide. The feature can have a shape that reduces the likelihood that a distance between the feature and a wall of the trench will be changed during subsequent processing. A structure can be at least partly formed within the trench, wherein the structure can have a relatively large area by taking advantage of the depth of the trench. The structure can be useful for making electronic components, such as passive components and through-substrate vias. The process sequence to define the trenches and form the structures can be tailored for many different process flows.
    Type: Grant
    Filed: June 18, 2013
    Date of Patent: August 25, 2015
    Assignee: Semiconductor Components Industries, LLC
    Inventors: John Michael Parsey, Jr., Gordon M. Grivna
  • Patent number: 9099481
    Abstract: In one embodiment, methods for making semiconductor devices are disclosed.
    Type: Grant
    Filed: March 7, 2014
    Date of Patent: August 4, 2015
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Jan {hacek over (S)}ik, Petr Kostelník, Luká{hacek over (s)} Válek, Michal Lorenc, Milo{hacek over (s)} Pospí{hacek over (s)}il, David Lysá{hacek over (c)}ek, John Michael Parsey, Jr.
  • Publication number: 20140264761
    Abstract: In one embodiment, methods for making semiconductor devices are disclosed.
    Type: Application
    Filed: March 7, 2014
    Publication date: September 18, 2014
    Applicant: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Jan Sik, Petr Kostelník, Lukás Válek, Michal Lorenc, Milos Pospìsil, David Lysácek, John Michael Parsey, JR.
  • Publication number: 20140264449
    Abstract: In one embodiment, a HEMT semiconductor device includes an isolation region that may include oxygen wherein the isolation region may extend thorough an ALGaN and GaN layer into an underlying layer.
    Type: Application
    Filed: January 23, 2014
    Publication date: September 18, 2014
    Applicant: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: John Michael Parsey, JR., Chun-Li Liu, Balaji Padmanabhan, Ali Salih
  • Publication number: 20140264456
    Abstract: In an embodiment, a semiconductor device is formed by a method that includes, providing a base substrate of a first semiconductor material, and forming a layer that is one of SiC or a III-V series material on the base substrate. In a different embodiment, the base substrate may be one of silicon, porous silicon, or porous silicon with nucleation sites formed thereon, or silicon in a (111) plane.
    Type: Application
    Filed: March 13, 2014
    Publication date: September 18, 2014
    Applicant: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Ali Salih, John Michael Parsey, JR.
  • Publication number: 20140264369
    Abstract: In one embodiment, Group III-nitride materials are used to form a semiconductor device. A fin structure is formed in the Group III-nitride material, and a gate structure, source electrodes and drain electrodes are formed in spaced relationship to the fin structure. The fin structure provides both polar and semi-polar 2DEG regions. In one embodiment, the gate structure is configured to control current flow in the polar 2DEG region. Shield conductor layers are included above the gate structure and in spaced relationship with drain regions of the semiconductor device.
    Type: Application
    Filed: March 10, 2014
    Publication date: September 18, 2014
    Applicant: Semiconductor Components Industries, LLC
    Inventors: Balaji PADMANABHAN, John Michael PARSEY, JR., Ali Salih, Prasad Venkatraman
  • Publication number: 20140251542
    Abstract: In one embodiment, a wafer susceptor is formed to have portion of the susceptor that is positioned between a wafer pocket and an outside edge of the susceptor to have a non-uniform and/or a non-planar surface. In another embodiment, the non-uniform and/or non-planar surface includes one of a recess into the surface or a protrusion extending away from the surface.
    Type: Application
    Filed: March 8, 2013
    Publication date: September 11, 2014
    Inventors: John Michael Parsey, Jr., Hocine-Bouzid Ziad
  • Publication number: 20130277807
    Abstract: A semiconductor substrate can be patterned to define a trench and a feature. In an embodiment, the trench can be formed such that after filling the trench with a material, a bottom portion of the filled trench may be exposed during a substrate thinning operation. In another embodiment, the trench can be filled with a thermal oxide. The feature can have a shape that reduces the likelihood that a distance between the feature and a wall of the trench will be changed during subsequent processing. A structure can be at least partly formed within the trench, wherein the structure can have a relatively large area by taking advantage of the depth of the trench. The structure can be useful for making electronic components, such as passive components and through-substrate vias. The process sequence to define the trenches and form the structures can be tailored for many different process flows.
    Type: Application
    Filed: June 18, 2013
    Publication date: October 24, 2013
    Inventors: John Michael Parsey, JR., Gordon M. GRIVNA
  • Patent number: 8492260
    Abstract: A semiconductor substrate can be patterned to define a trench and a feature. In an embodiment, the trench can be formed such that after filling the trench with a material, a bottom portion of the filled trench may be exposed during a substrate thinning operation. In another embodiment, the trench can be filled with a thermal oxide. The feature can have a shape that reduces the likelihood that a distance between the feature and a wall of the trench will be changed during subsequent processing. A structure can be at least partly formed within the trench, wherein the structure can have a relatively large area by taking advantage of the depth of the trench. The structure can be useful for making electronic components, such as passive components and through-substrate vias. The process sequence to define the trenches and form the structures can be tailored for many different process flows.
    Type: Grant
    Filed: August 30, 2010
    Date of Patent: July 23, 2013
    Assignee: Semionductor Components Industries, LLC
    Inventors: John Michael Parsey, Jr., Gordon M. Grivna
  • Patent number: 8309422
    Abstract: In one embodiment, an ESD device is configured to include a zener diode and a P-N diode and to have a conductor that provides a current path between the zener diode and the P-N diode.
    Type: Grant
    Filed: September 27, 2010
    Date of Patent: November 13, 2012
    Assignee: Semiconductor Components Industries, LLC
    Inventors: David D. Marreiro, Sudhama C. Shastri, Ali Salih, Mingjiao Liu, John Michael Parsey, Jr.