Patents by Inventor John Philip Parry

John Philip Parry has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7991282
    Abstract: A circuit and method for charging a super capacitor to an optimal voltage that provides a desired flash diode current value while minimizing power dissipation in circuit elements other than the flash diode. One embodiment uses periodic sampling of the current through the flash diode and termination of the charging upon the super capacitor having been charged to a voltage value that produces the desired flash diode current. Another embodiment includes a current regulator in the flash diode firing circuit that keeps the current at a substantially constant level during the time that the flash diode is being fired.
    Type: Grant
    Filed: December 8, 2008
    Date of Patent: August 2, 2011
    Assignee: National Semiconductor Corporation
    Inventors: William J. McIntyre, John Philip Parry, Nathanael Griesert
  • Patent number: 7456677
    Abstract: A switch array circuit that enables voltage regulation by bucking a relatively larger input voltage as it declines over time with different fractional gains that are based on different gain phase arrangements for a plurality of capacitors. A common rest phase is provided during the switching between the different gain phases. The rest phase inherently enables power to be conserved during gain transitions. Increasingly larger fractional gain phases (less buck) is provided as the input voltage declines over time, e.g., from ? to ? to ½ to ? to unity, and the like. Also, the common rest phase for the plurality of capacitors is arranged to minimize fluctuation of the output voltage during switching between phases to generate a selected gain from the gain phase. Additionally, the common rest phase conserves/stores energy during switching transitions between multiple gain phases. The stored energy in the common rest phase can be subsequently reused in the gain phases.
    Type: Grant
    Filed: May 1, 2006
    Date of Patent: November 25, 2008
    Assignee: National Semiconductor Corporation
    Inventors: Arun Rao, John Philip Parry, William J. McIntyre, Nathanael Griesert
  • Patent number: 7271626
    Abstract: A multi-stage transistor circuit is provided in which the multiple transistor stages are coupled in parallel and switched individually in sequence by a series arrangement of buffers. Each buffer drives the gate of a corresponding stage of the multi-stage transistor circuit with a gating signal that is delayed by each buffer. Optionally, the voltage of the gating signal can be varied. Each transistor stage may comprise one or more transistors in parallel. A switched capacitor DC/DC converter incorporating the multi-stage transistor circuit is provided in which parasitic ringing at the output is substantially reduced or eliminated. Additionally, the multi-stage transistor circuit is well suited for implementing an adaptive non-overlapping gating signal generator for complementarily driving a series arrangement of multi-stage transistors.
    Type: Grant
    Filed: October 27, 2004
    Date of Patent: September 18, 2007
    Assignee: National Semiconductor Corporation
    Inventors: Alexander Burinskiy, Nathanael Griesert, Arun Rao, William J. McIntyre, John Philip Parry