Patents by Inventor John R. Obermeyer

John R. Obermeyer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7094059
    Abstract: A connector for mechanically and electrically connecting devices such that the devices can pivot about two different axes relative to one another.
    Type: Grant
    Filed: May 18, 2004
    Date of Patent: August 22, 2006
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventor: John R. Obermeyer
  • Publication number: 20040253841
    Abstract: A connector for mechanically and electrically connecting devices such that the devices can pivot about two different axes relative to one another.
    Type: Application
    Filed: May 18, 2004
    Publication date: December 16, 2004
    Inventor: John R. Obermeyer
  • Patent number: 6830456
    Abstract: A connector for mechanically and electrically connecting devices such that the devices can pivot about two different axes relative to one another.
    Type: Grant
    Filed: October 28, 2002
    Date of Patent: December 14, 2004
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventor: John R. Obermeyer
  • Publication number: 20040082202
    Abstract: A connector for mechanically and electrically connecting devices such that the devices can pivot about two different axes relative to one another.
    Type: Application
    Filed: October 28, 2002
    Publication date: April 29, 2004
    Inventor: John R. Obermeyer
  • Patent number: 5132973
    Abstract: A system for testing a RAM array bus transaction buffer without halting system operation or using a special protocol, including a RAM control selection circuit for providing to the RAM either a set of normal control, data and address signals or diagnostic control, data and address signals; a Diagnostics Mode Bit Register (DMBR); a Diagnostics Address Register (DAR); and means for recognizing instructions to write to those registers or to a fictitious Diagnostics Data Register (DDR). First a normal write operation is executed to the DMBR, to control a RAM control selection circuit. The RAM control selection circuit chooses as RAM control signal sources a set of diagnostic sources rather than normal system sources. Second, a selected RAM address is written to the DAR. Third, a write operation is performed to the DDR, causing the selected data to be written to the RAM at the address specified by the DAR. Data is similarly read from the RAM through the DDR.
    Type: Grant
    Filed: November 6, 1989
    Date of Patent: July 21, 1992
    Assignee: Hewlett-Packard Company
    Inventor: John R. Obermeyer
  • Patent number: 4961013
    Abstract: A scan testable circuit in a computer system is controlled by using a single scan clock and a fixed delay circuit to realize the required scan clocks and a required scan mode enable signal. The multiple signals are generated from a subset of signals supplied to the scan control signal generation circuit. System data and scan data are routed through a multiplexer to test or initialize lines and circuitry. A scan control signal generation circuit according to the invention has the advantage of eliminating as excess a scan mode enable signal originating elsewhere in the computer system, thereby eliminating unneeded signal traces while minimizing the number of pins required for this function. In a first embodiment, a scan mode enable signal is generated from one of two scan clocks. In a second embodiment, both scan clocks and the scan mode enable signal are generated from a single source clock.
    Type: Grant
    Filed: October 18, 1989
    Date of Patent: October 2, 1990
    Assignee: Hewlett-Packard Company
    Inventors: John R. Obermeyer, Jr., John F. Shelton, Donald A. Williamson