Patents by Inventor John W. Edwards, Jr.

John W. Edwards, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8234521
    Abstract: A system is provided for rapidly synchronizing two or more processing elements in a fault-tolerant computing system. Embodiments of this system allow for the rapid synchronization of two processing elements through partial copies of the contents of memory associate with each processing element.
    Type: Grant
    Filed: September 30, 2008
    Date of Patent: July 31, 2012
    Assignee: Stratus Technologies Bermuda Ltd.
    Inventors: Simon Graham, Daniel Lussier, Timothy Wegner, Jeffrey Somers, Steven Haid, John W. Edwards, Jr.
  • Patent number: 7496786
    Abstract: A system is provided for rapidly synchronizing two or more processing elements in a fault-tolerant computing system. Embodiments of this system allow for the rapid synchronization of two processing elements through partial copies of the contents of memory associate with each processing element.
    Type: Grant
    Filed: January 10, 2006
    Date of Patent: February 24, 2009
    Assignee: Stratus Technologies Bermuda Ltd.
    Inventors: Simon Graham, Dan Lussier, Tim Wegner, Jeffrey Somers, Steven Haid, John W. Edwards, Jr.
  • Publication number: 20090037765
    Abstract: A system is provided for rapidly synchronizing two or more processing elements in a fault-tolerant computing system. Embodiments of this system allow for the rapid synchronization of two processing elements through partial copies of the contents of memory associate with each processing element.
    Type: Application
    Filed: September 30, 2008
    Publication date: February 5, 2009
    Applicant: STRATUS TECHNOLOGIES BERMUDA LTD.
    Inventors: Simon Graham, Dan Lussier, Tim Wegner, Jeffrey Somers, Steven Haid, John W. Edwards, JR.
  • Patent number: 6766479
    Abstract: Disclosed is a novel structure and process for detecting protocol errors on a communications bus. According to one aspect of the invention, a protocol error detector comprises a physical error detector, a sequential error detector, and a logical error detector, each detecting physical, sequential, and logical protocol violations, respectively, and signaling a bus transaction error when a protocol violation is detected. In one embodiment, the protocol error detector substantially simultaneously checks each bus transaction for physical, sequential, and logical protocol violations. In another embodiment, the protocol error detector signals a detected bus transaction protocol violation substantially coincident with the bus transaction.
    Type: Grant
    Filed: February 28, 2001
    Date of Patent: July 20, 2004
    Assignee: Stratus Technologies Bermuda, Ltd.
    Inventor: John W. Edwards, Jr.
  • Patent number: 6708283
    Abstract: The inventive system essentially hides redundant paths to the peripheral devices from the operating system, by reporting a single “virtual” path to the peripheral busses over PCI bus 0. The virtual path includes at least a virtual peripheral bus controller and a virtual video controller. The system also tells the operating system that the real controllers are on another PCI bus on an opposite side of a PCI-to-PCI bridge connected also to PCI bus 0. An I/O system manager selects one of the actual paths, which may, but need not, be connected to PCI bus 0, to handle communications with the peripheral devices. The I/O system manager maintains the controllers on the unselected path in an off-line or standby mode, in case of a failure of one or more of the controllers on the selected path. If a failure occurs, the I/O system manager performs a fail-over operation to change the selection of controllers, and the peripheral devices continue to operate in the same manner on the peripheral busses.
    Type: Grant
    Filed: April 13, 2000
    Date of Patent: March 16, 2004
    Assignee: Stratus Technologies, Bermuda Ltd.
    Inventors: Robert E. Nelvin, Mark D. Tetreault, Andrew Alden, Mohsen Dolaty, John W. Edwards, Jr., Michael W. Kement, John R. MacLeod
  • Patent number: 6635001
    Abstract: A method, which is implemented via software on a computer, configures punches to be used on a web or sheet handling machine. The method includes: determining a queue of jobs to be processed on the machine; gathering setup information for each job; defining a punch configuration for each job; establishing punch sharing between jobs; and generating one or more punch configuration files for each job. The method can be transferred to a computerized controller via a computer-readable medium containing punch configuration code.
    Type: Grant
    Filed: December 19, 2001
    Date of Patent: October 21, 2003
    Assignee: Agfa Corporation
    Inventors: Richard James Lynch, John L. Colfer, Thomas K. Hebert, John W. Edwards, Jr.
  • Patent number: 6368263
    Abstract: A method, which is implemented via software on a computer, configures punches to be used on a web or sheet handling machine. The method includes: determining a queue of jobs to be processed on the machine; gathering setup information for each job; defining a punch configuration for each job; establishing punch sharing between jobs; and generating one or more punch configuration files for each job. The method can be transferred to a computerized controller via a computer-readable medium containing punch configuration code.
    Type: Grant
    Filed: September 28, 1999
    Date of Patent: April 9, 2002
    Assignee: Agfa Corporation
    Inventors: Richard James Lynch, John L. Colfer, Thomas K. Hebert, John W. Edwards, Jr.