Patents by Inventor John Walter Golz

John Walter Golz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6703312
    Abstract: As disclosed herein, a method is provided for simultaneously patterning features having a first width in a first portion such as a logic portion of an integrated circuit, and having a second width in a second portion such as an array portion of an integrated circuit. The method includes depositing a feature layer over a substrate and a hardmask material layer thereover. Photoresist patterns are then formed in the first and second portions with a critical dimension mask, and are then used to etch the hardmask material layer into hardmask patterns. Sidewall spacers are provided on sidewalls of the hardmask patterns in the second portion. Then, the feature layer is simultaneously etched in both first and second portions, using the hardmask patterns in the first portion to define features having a first width, and using the hardmask patterns and the sidewall spacers in the second portion to define features having a second width.
    Type: Grant
    Filed: May 17, 2002
    Date of Patent: March 9, 2004
    Assignee: International Business Machines Corporation
    Inventors: John Walter Golz, Babar Khan, Joyce C. Liu, Christopher Joseph Waskiewicz, Teresa Jacqueline Wu
  • Publication number: 20030216050
    Abstract: As disclosed herein, a method is provided for simultaneously patterning features having a first width in a first portion such as a logic portion of an integrated circuit, and having a second width in a second portion such as an array portion of an integrated circuit. The method includes depositing a feature layer over a substrate and a hardmask material layer thereover. Photoresist patterns are then formed in the first and second portions with a critical dimension mask, and are then used to etch the hardmask material layer into hardmask patterns. Sidewall spacers are provided on sidewalls of the hardmask patterns in the second portion. Then, the feature layer is simultaneously etched in both first and second portions, using the hardmask patterns in the first portion to define features having a first width, and using the hardmask patterns and the sidewall spacers in the second portion to define features having a second width.
    Type: Application
    Filed: May 17, 2002
    Publication date: November 20, 2003
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: John Walter Golz, Babar Khan, Joyce C. Liu, Christopher Joseph Waskiewicz, Teresa Jacqueline Wu
  • Patent number: 6472274
    Abstract: A MOSFET device and method, the method involves forming the MOSFET device by selectively doping bordering channel regions in the device such that, in operation, the threshold, or turn-on, voltage is equalized across the channel. The device structure comprises a self-aligned channel edge implant region for equalizing threshold voltages in the channel edge region with threshold voltages in the channel interior region, thereby virtually eliminating sub-threshold leakage current in low voltage applications.
    Type: Grant
    Filed: June 29, 2000
    Date of Patent: October 29, 2002
    Assignee: International Business Machines Corporation
    Inventors: John Walter Golz, Fumihiko Satoh