Patents by Inventor Jon Daley

Jon Daley has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080013941
    Abstract: An imaging method and apparatus is disclosed which improves the depth of field of an image by, in one exemplary embodiment, capturing a plurality of images at respective different focus positions, and combines the images into one image and sharpens the one image. In an alternative exemplary embodiment, a single image is captured while the focus positions change during image capture, and the resulting image is sharpened.
    Type: Application
    Filed: July 14, 2006
    Publication date: January 17, 2008
    Inventor: Jon Daley
  • Publication number: 20070287219
    Abstract: A chalcogenide-based programmable conductor memory device and method of forming the device, wherein a chalcogenide glass region is provided with a plurality of alternating tin chalcogenide and metal layers proximate thereto. The method of forming the device comprises sputtering the alternating tin chalcogenide and metal layers.
    Type: Application
    Filed: August 17, 2007
    Publication date: December 13, 2007
    Inventors: Kristy Campbell, Jon Daley, Joseph Brooks
  • Patent number: 7289349
    Abstract: A memory device having a memory portion connected in series with a threshold device between. The memory portion stores at least one bit of data based on at least two resistance states. The threshold device is configured to switch from a high resistance state to a low resistance state upon application of a voltage and, when the voltage is removed, to re-assume the high resistance state. Additionally, the threshold device can be configured to switch in response to both negative and positive applied voltages across the first and second electrodes. Memory elements having a memory portion and threshold device between first and second electrodes and methods for forming the memory elements are also provided.
    Type: Grant
    Filed: November 20, 2006
    Date of Patent: October 30, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Kristy A. Campbell, Jon Daley, Joseph F. Brooks
  • Patent number: 7277313
    Abstract: A memory device having a memory portion connected in series with a threshold device between. The memory portion stores at least one bit of data based on at least two resistance states. The threshold device is configured to switch from a high resistance state to a low resistance state upon application of a voltage and, when the voltage is removed, to re-assume the high resistance state. Additionally, the threshold device can be configured to switch in response to both negative and positive applied voltages across the first and second electrodes. Memory elements having a memory portion and threshold device between first and second electrodes and methods for forming the memory elements are also provided.
    Type: Grant
    Filed: August 31, 2005
    Date of Patent: October 2, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Kristy A. Campbell, Jon Daley, Joseph F. Brooks
  • Patent number: 7274034
    Abstract: A chalcogenide-based programmable conductor memory device and method of forming the device, wherein a chalcogenide glass region is provided with a plurality of alternating tin chalcogenide and metal layers proximate thereto. The method of forming the device comprises sputtering the alternating tin chalcogenide and metal layers.
    Type: Grant
    Filed: August 1, 2005
    Date of Patent: September 25, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Kristy A. Campbell, Jon Daley, Joseph F. Brooks
  • Patent number: 7269044
    Abstract: A memory device including first and second memory elements is provided. The first and second memory elements each have first and second electrodes. The first electrode of the first and second memory elements is a common first electrode and is located below the second electrodes. A first line is connected to the second electrode of the first memory element and a second line connected to the second electrode of the second memory element. The first and second lines are switchably connected to a third line for applying a voltage to the second electrodes. Methods of operating a memory device are also provided.
    Type: Grant
    Filed: April 22, 2005
    Date of Patent: September 11, 2007
    Assignee: Micron Technology, Inc.
    Inventor: Jon Daley
  • Publication number: 20070158631
    Abstract: A phase change memory element and method of forming the same. The memory element includes first and second electrodes. A first layer of phase change material is between the first and second electrodes. A second layer including a metal-chalcogenide material is also between the first and second electrodes and is one of a phase change material and a conductive material. An insulating layer is between the first and second layers. There is at least one opening in the insulating layer providing contact between the first and second layers.
    Type: Application
    Filed: December 16, 2005
    Publication date: July 12, 2007
    Inventors: Jon Daley, Kristy Campbell
  • Publication number: 20070138527
    Abstract: An access transistor for a resistance variable memory element and methods of forming the same are provided. The access transistor has first and second source/drain regions and a channel region vertically stacked over the substrate. The access transistor is associated with at least one resistance variable memory element.
    Type: Application
    Filed: February 13, 2007
    Publication date: June 21, 2007
    Inventors: Jon Daley, Kristy Campbell, Joseph Brooks
  • Patent number: 7233520
    Abstract: A method of erasing a chalcogenide variable resistance memory cell is provided. The chalcogenide variable resistance memory cell includes a p-doped substrate with an n-well and a chalcogenide variable resistance memory element. The method includes the step of applying to the variable resistance memory element a voltage that is less than a fixed voltage of the substrate. The applied voltage induces an erase current to flow from the p-doped substrate through the n-well and through the variable resistance memory element.
    Type: Grant
    Filed: July 8, 2005
    Date of Patent: June 19, 2007
    Assignee: Micron Technology, Inc.
    Inventor: Jon Daley
  • Publication number: 20070064474
    Abstract: A memory device having a memory portion connected in series with a threshold device between. The memory portion stores at least one bit of data based on at least two resistance states. The threshold device is configured to switch from a high resistance state to a low resistance state upon application of a voltage and, when the voltage is removed, to re-assume the high resistance state. Additionally, the threshold device can be configured to switch in response to both negative and positive applied voltages across the first and second electrodes. Memory elements having a memory portion and threshold device between first and second electrodes and methods for forming the memory elements are also provided.
    Type: Application
    Filed: November 20, 2006
    Publication date: March 22, 2007
    Inventors: Kristy Campbell, Jon Daley, Joseph Brooks
  • Publication number: 20070059882
    Abstract: A memory element having a resistance variable material and methods for forming the same are provided. The method includes forming a plurality of first electrodes over a substrate and forming a blanket material stack over the first electrodes. The stack includes a plurality of layers, at least one layer of the stack includes a resistance variable material. The method also includes forming a first conductive layer on the stack and etching the conductive layer and at least one of the layers of the stack to form a first pattern of material stacks. The etched first conductive layer forming a plurality of second electrodes with a portion of the resistance variable material located between each of the first and second electrodes.
    Type: Application
    Filed: November 15, 2006
    Publication date: March 15, 2007
    Inventors: Jon Daley, Joseph Brooks
  • Publication number: 20070047297
    Abstract: A memory device having a memory portion connected in series with a threshold device between. The memory portion stores at least one bit of data based on at least two resistance states. The threshold device is configured to switch from a high resistance state to a low resistance state upon application of a voltage and, when the voltage is removed, to re-assume the high resistance state. Additionally, the threshold device can be configured to switch in response to both negative and positive applied voltages across the first and second electrodes. Memory elements having a memory portion and threshold device between first and second electrodes and methods for forming the memory elements are also provided.
    Type: Application
    Filed: August 31, 2005
    Publication date: March 1, 2007
    Inventors: Kristy Campbell, Jon Daley, Joseph Brooks
  • Publication number: 20070040160
    Abstract: A memory array having a plurality of resistance variable memory units and method for forming the same are provided. Each memory unit includes a first electrode, a resistance variable material over the first electrode, and a first second-electrode over the resistance variable material. The first second-electrode is associated with the first electrode to define a first memory element. Each memory unit further includes a second second-electrode over the resistance variable material. The second-second electrode is associated with the first electrode to define a second memory element.
    Type: Application
    Filed: October 25, 2006
    Publication date: February 22, 2007
    Inventor: Jon Daley
  • Publication number: 20070034921
    Abstract: An access transistor for a resistance variable memory element and methods of forming the same are provided. The access transistor has first and second source/drain regions and a channel region vertically stacked over the substrate. The access transistor is associated with at least one resistance variable memory element.
    Type: Application
    Filed: August 9, 2005
    Publication date: February 15, 2007
    Inventors: Jon Daley, Kristy Campbell, Joseph Brooks
  • Publication number: 20070023744
    Abstract: A chalcogenide-based programmable conductor memory device and method of forming the device, wherein a chalcogenide glass region is provided with a plurality of alternating tin chalcogenide and metal layers proximate thereto. The method of forming the device comprises sputtering the alternating tin chalcogenide and metal layers.
    Type: Application
    Filed: August 1, 2005
    Publication date: February 1, 2007
    Inventors: Kristy Campbell, Jon Daley, Joseph Brooks
  • Publication number: 20070008768
    Abstract: A method of erasing a chalcogenide variable resistance memory cell is provided. The chalcogenide variable resistance memory cell includes a p-doped substrate with an n-well and a chalcogenide variable resistance memory element. The method includes the step of applying to the variable resistance memory element a voltage that is less than a fixed voltage of the substrate. The applied voltage induces an erase current to flow from the p-doped substrate through the n-well and through the variable resistance memory element.
    Type: Application
    Filed: July 8, 2005
    Publication date: January 11, 2007
    Inventor: Jon Daley
  • Publication number: 20060257758
    Abstract: A stabilizing solution for treating photoresist patterns and methods of preventing profile abnormalities, toppling and resist footing are disclosed. The stabilizing solution comprises a non-volatile component, such as non-volatile particles or polymers, which is applied after the photoresist material has been developed. By treating the photoresist with the solution containing a non-volatile component after developing but before drying, the non-volatile component fills the space between adjacent resist patterns and remains on the substrate during drying. The non-volatile component provides structural and mechanical support for the resist to prevent deformation or collapse by liquid surface tension forces.
    Type: Application
    Filed: July 17, 2006
    Publication date: November 16, 2006
    Inventors: Jon Daley, Yoshiki Hishiro
  • Publication number: 20060252277
    Abstract: This invention comprises methods of forming patterned photoresist layers over semiconductor substrates. In one implementation, a semiconductor substrate is provided. An antireflective coating is formed over the semiconductor substrate. The antireflective coating has an outer surface. The outer surface is treated with a basic fluid. A positive photoresist is applied onto the outer surface which has been treated with the basic treating fluid. The positive photoresist is patterned and developed effective to form a patterned photoresist layer having increased footing at a base region of said layer than would otherwise occur in the absence of said treating the outer surface. Other aspects and implementations are contemplated.
    Type: Application
    Filed: July 5, 2006
    Publication date: November 9, 2006
    Inventor: Jon Daley
  • Publication number: 20060246734
    Abstract: This invention includes methods of forming patterned photoresist layers over semiconductor substrates. In one implementation, a porous antireflective coating is formed over a semiconductor substrate. A photoresist footer-reducing fluid is provided within pores of the porous antireflective coating. A positive photoresist is formed over the porous antireflective coating having the fluid therein. The positive photoresist is patterned and developed to form a patterned photoresist layer, with the fluid within the pores being effective to reduce photoresist footing in the patterned photoresist layer than would otherwise occur in the absence of the fluid within the pores. Other aspects and implementations are contemplated.
    Type: Application
    Filed: June 28, 2006
    Publication date: November 2, 2006
    Inventors: Guy Blalock, Gurtej Sandhu, Jon Daley
  • Publication number: 20060237707
    Abstract: A memory array having a plurality of resistance variable memory units and method for forming the same are provided. Each memory unit includes a first electrode, a resistance variable material over the first electrode, and a first second-electrode over the resistance variable material. The first second-electrode is associated with the first electrode to define a first memory element. Each memory unit further includes a second second-electrode over the resistance variable material. The second-second electrode is associated with the first electrode to define a second memory element.
    Type: Application
    Filed: April 22, 2005
    Publication date: October 26, 2006
    Inventor: Jon Daley