Patents by Inventor Jonathan E. Rogers

Jonathan E. Rogers has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9209821
    Abstract: Described is an apparatus which comprises: a ring oscillator having odd number of delay stages; and an interpolator to receive at least three phases from the ring oscillator, the interpolator to generate quadrature clock phases by interpolating the at least four phases.
    Type: Grant
    Filed: January 24, 2014
    Date of Patent: December 8, 2015
    Assignee: Intel Corporation
    Inventors: Michael E. Bichan, Jonathan E. Rogers
  • Publication number: 20150214967
    Abstract: Described is an apparatus which comprises: a ring oscillator having odd number of delay stages; and an interpolator to receive at least three phases from the ring oscillator, the interpolator to generate quadrature clock phases by interpolating the at least four phases.
    Type: Application
    Filed: January 24, 2014
    Publication date: July 30, 2015
    Inventors: Michael E. BICHAN, Jonathan E. ROGERS
  • Patent number: 8170169
    Abstract: A phase lockedcircuit comprising a phase detector for comparing an incoming serial data signal with a feedback clock signal and generating a digital phase detector output signal representing a phase difference between the incoming data signal and the feedback clock signal; a dual path filter for receiving the phase detector output signal, the dual path filter including a first path for generating a digital proportional output signal that is proportional to the phase detector output signal and a second path having an integral digital filter for generating a digital integral output signal that is proportional to an integral of the phase detector output signal; and a digitally controlled oscillator for receiving the proportional output signal and the integral output signal as tuning inputs and generating in dependence thereon an output clock signal from which the feedback clock signal is obtained. The circuit can be implemented in a receive path of a serializer/deserializer.
    Type: Grant
    Filed: November 30, 2007
    Date of Patent: May 1, 2012
    Assignee: Snowbush Inc.
    Inventors: Kenneth W. Martin, Jonathan E. Rogers, Tony Pialis, Mehrdad Ramezani
  • Publication number: 20080130816
    Abstract: A phase lockedcircuit comprising a phase detector for comparing an incoming serial data signal with a feedback clock signal and generating a digital phase detector output signal representing a phase difference between the incoming data signal and the feedback clock signal; a dual path filter for receiving the phase detector output signal, the dual path filter including a first path for generating a digital proportional output signal that is proportional to the phase detector output signal and a second path having an integral digital filter for generating a digital integral output signal that is proportional to an integral of the phase detector output signal; and a digitally controlled oscillator for receiving the proportional output signal and the integral output signal as tuning inputs and generating in dependence thereon an output clock signal from which the feedback clock signal is obtained. The circuit can be implemented in a receive path of a serializer/deserializer.
    Type: Application
    Filed: November 30, 2007
    Publication date: June 5, 2008
    Inventors: Kenneth W. Martin, Jonathan E. Rogers, Tony Pialis, Mehrdad Ramezani