Patents by Inventor Jong Gon JUNG

Jong Gon JUNG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8837239
    Abstract: A latency control circuit includes a clock delay configured to output a plurality of serial delay signals obtained by serially delaying an input clock signal with the same intervals, a deviation information generating unit configured to generate a deviation information on the basis of a delay value, which the clock signal undergoes in a chip, and latency information, a clock selector configured to output a plurality of clock selection signals based on the plurality of serial delay signals and the deviation information, a command signal processing unit configured to generate a read signal based on an input command signal, and output a variable delay duplication signal by variably delaying the read signal, and a latency shifter configured to output a latency signal by combining the plurality of clock selection signals with the variable delay duplication signal.
    Type: Grant
    Filed: March 12, 2013
    Date of Patent: September 16, 2014
    Assignees: SK Hynix Inc., University of Seoul Industry Cooperation Foundation
    Inventors: Jong Gon Jung, Yong Sam Moon, Yong Ju Kim, Jong Ho Jung
  • Publication number: 20140010029
    Abstract: A latency control circuit includes a clock delay configured to output a plurality of serial delay signals obtained by serially delaying an input clock signal with the same intervals, a deviation information generating unit configured to generate a deviation information on the basis of a delay value, which the clock signal undergoes in a chip, and latency information, a clock selector configured to output a plurality of clock selection signals based on the plurality of serial delay signals and the deviation information, a command signal processing unit configured to generate a read signal based on an input command signal, and output a variable delay duplication signal by variably delaying the read signal, and a latency shifter configured to output a latency signal by combining the plurality of clock selection signals with the variable delay duplication signal.
    Type: Application
    Filed: March 12, 2013
    Publication date: January 9, 2014
    Inventors: Jong Gon JUNG, Yong Sam MOON, Yong Ju KIM, Jong Ho JUNG