Patents by Inventor Jong-Sin Yun

Jong-Sin Yun has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7978554
    Abstract: A semiconductor memory device includes a plurality of word lines, a plurality of pairs of bit lines and complementary bit lines, and a plurality of memory cells, each memory cell being disposed at a region where a respective word line and a pair of a bit line and a complementary bit line cross each other. A voltage control unit controls a power voltage to obtain a controlled voltage appliable to the memory cells in response to a control signal that controls an operation of the memory cells. At least one dummy cell is disposed between the voltage control unit and the memory cells and is configured to reduce the controlled voltage to a predetermined level.
    Type: Grant
    Filed: July 9, 2009
    Date of Patent: July 12, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyung-Woo Kim, Jong-Sin Yun
  • Patent number: 7978559
    Abstract: A semiconductor memory device includes a plurality of word lines, a plurality of pairs of bit lines and complementary bit lines that cross the word lines, and a plurality of memory cells, each memory cell being disposed at a region where a respective word line and a pair of a bit line and a complementary bit line cross each other. A voltage control unit includes a plurality of elements connected in series between a power voltage source and the memory cells and are switched on/off in response to a control signal that controls an operation of the plurality of memory cells. The voltage control unit controls the voltage of the power voltage source to a predetermined level, thereby obtaining a controlled voltage to be supplied to the memory cells.
    Type: Grant
    Filed: July 31, 2009
    Date of Patent: July 12, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyung-Woo Kim, Jong-Sin Yun
  • Patent number: 7684275
    Abstract: A semiconductor memory device includes a first memory cell array that comprises first memory cells arranged in a matrix of first rows and first columns; a second memory cell array that comprises second memory cells arranged in a matrix of second rows and second columns; a row decoder that is configured to select and activate one of the rows of the first and second cell arrays in response to a row address; a sense amplifier that may be disposed between the first memory cell array and the second memory cell array; a switch that is configured to selectively connect the sense amplifier to the first memory cell array and the second memory cell array; and a switch controller that is configured to control the switch to connect the sense amplifier to one of the first and second memory cell arrays based on the row address.
    Type: Grant
    Filed: January 30, 2008
    Date of Patent: March 23, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jong-Sin Yun
  • Publication number: 20100061176
    Abstract: A semiconductor memory device includes a plurality of word lines, a plurality of pairs of bit lines and complementary bit lines that cross the word lines, and a plurality of memory cells, each memory cell being disposed at a region where a respective word line and a pair of a bit line and a complementary bit line cross each other. A voltage control unit includes a plurality of elements connected in series between a power voltage source and the memory cells and are switched on/off in response to a control signal that controls an operation of the plurality of memory cells. The voltage control unit controls the voltage of the power voltage source to a predetermined level, thereby obtaining a controlled voltage to be supplied to the memory cells.
    Type: Application
    Filed: July 31, 2009
    Publication date: March 11, 2010
    Inventors: Kyung-Woo Kim, Jong-Sin Yun
  • Publication number: 20100061171
    Abstract: A semiconductor memory device includes a plurality of word lines, a plurality of pairs of bit lines and complementary bit lines, and a plurality of memory cells, each memory cell being disposed at a region where a respective word line and a pair of a bit line and a complementary bit line cross each other. A voltage control unit controls a power voltage to obtain a controlled voltage appliable to the memory cells in response to a control signal that controls an operation of the memory cells. At least one dummy cell is disposed between the voltage control unit and the memory cells and is configured to reduce the controlled voltage to a predetermined level.
    Type: Application
    Filed: July 9, 2009
    Publication date: March 11, 2010
    Inventors: Kyung-Woo Kim, Jong-Sin Yun
  • Publication number: 20100054054
    Abstract: A semiconductor memory device includes a plurality of word lines and a plurality of pairs of bit lines and complementary bit lines that cross the plurality of word lines. A plurality of memory cells is disposed at regions where the word lines and the pairs of bit lines and complementary bit lines cross each other. A voltage control unit includes a plurality of elements connected in parallel, each of which is connected to a power voltage source and is switched on/off based on a control signal that controls an operation of the plurality of memory cells. The voltage control unit controls the voltage of the power voltage source to a predetermined level, thus obtaining a controlled voltage to be applied to the memory cells.
    Type: Application
    Filed: August 11, 2009
    Publication date: March 4, 2010
    Inventors: HYUNG-WOO KIM, JONG-SIN YUN
  • Publication number: 20080186782
    Abstract: A semiconductor memory device includes a first memory cell array that comprises first memory cells arranged in a matrix of first rows and first columns; a second memory cell array that comprises second memory cells arranged in a matrix of second rows and second columns; a row decoder that is configured to select and activate one of the rows of the first and second cell arrays in response to a row address; a sense amplifier that may be disposed between the first memory cell array and the second memory cell array; a switch that is configured to selectively connect the sense amplifier to the first memory cell array and the second memory cell array; and a switch controller that is configured to control the switch to connect the sense amplifier to one of the first and second memory cell arrays based on the row address.
    Type: Application
    Filed: January 30, 2008
    Publication date: August 7, 2008
    Inventor: Jong-Sin Yun