Patents by Inventor Jongsoon Park

Jongsoon Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230352527
    Abstract: A semiconductor device includes a device isolation layer on a substrate; pattern groups including fin patterns extending in a first direction; and gate structures extending in a second direction to intersect the fin patterns. A first pattern group, among the pattern groups, may include first fin patterns. At least a portion of the first fin patterns may be arranged with a first pitch in the second direction. The first pattern group may include a first planar portion extending from a first recess portion. A central axis of the first recess portion may be spaced apart from a central axis of one of the first fin patterns by a first distance in the second direction. The first planar portion may have a first width in the second direction and being greater than the first pitch. The first distance may be about 0.8 times to about 1.2 times the first pitch.
    Type: Application
    Filed: July 7, 2023
    Publication date: November 2, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jongsoon PARK, Jongchul Park, Bokyoung Lee, Jeongyun Lee, Hyunggoo Lee, Yeondo Jung, Haegeon Jung
  • Publication number: 20230307451
    Abstract: A semiconductor device includes a substrate including a boundary region between first and second regions, first active patterns on the first region, second active patterns on the second region, and an isolation insulating pattern on the boundary region between the first and second active patterns. A width of at least some of the first active patterns have different widths. Widths of the second active patterns may be equal to each other. A bottom surface of the isolation insulating pattern includes a first bottom surface adjacent to a corresponding first active pattern, a second bottom surface adjacent to a corresponding second active pattern, and a third bottom surface between the first bottom surface and the second bottom surface. The third bottom surface is located at a different height from those of the first and second bottom surfaces with respect to a bottom surface of the substrate.
    Type: Application
    Filed: May 31, 2023
    Publication date: September 28, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Inwon PARK, Bosoon KIM, Jongsoon PARK
  • Patent number: 11735627
    Abstract: A semiconductor device includes a device isolation layer on a substrate; pattern groups including fin patterns extending in a first direction; and gate structures extending in a second direction to intersect the fin patterns. A first pattern group, among the pattern groups, may include first fin patterns. At least a portion of the first fin patterns may be arranged with a first pitch in the second direction. The first pattern group may include a first planar portion extending from a first recess portion. A central axis of the first recess portion may be spaced apart from a central axis of one of the first fin patterns by a first distance in the second direction. The first planar portion may have a first width in the second direction and being greater than the first pitch. The first distance may be about 0.8 times to about 1.2 times the first pitch.
    Type: Grant
    Filed: May 19, 2021
    Date of Patent: August 22, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jongsoon Park, Jongchul Park, Bokyoung Lee, Jeongyun Lee, Hyunggoo Lee, Yeondo Jung, Haegeon Jung
  • Patent number: 11705451
    Abstract: A semiconductor device includes a substrate including a boundary region between first and second regions, first active patterns on the first region, second active patterns on the second region, and an isolation insulating pattern on the boundary region between the first and second active patterns. A width of at least some of the first active patterns have different widths. Widths of the second active patterns may be equal to each other. A bottom surface of the isolation insulating pattern includes a first bottom surface adjacent to a corresponding first active pattern, a second bottom surface adjacent to a corresponding second active pattern, and a third bottom surface between the first bottom surface and the second bottom surface. The third bottom surface is located at a different height from those of the first and second bottom surfaces with respect to a bottom surface of the substrate.
    Type: Grant
    Filed: August 5, 2021
    Date of Patent: July 18, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Inwon Park, Bosoon Kim, Jongsoon Park
  • Publication number: 20230043954
    Abstract: Disclosed is a method and system for providing a behavior data sales service. A behavior data sales service providing method, implemented by a computer system, may include collecting behavior data of each of activity entities; associating the behavior data with unique information of each of the activity entities; generating sales data of each of the activity entities by assigning a valid period for the unique information of each of the activity entities to the unique information of each of the activity entities; monitoring the valid period for the unique information of each of the activity entities in response to selling sales data of each of the activity entities to each of purchase entities; and repeatedly updating the unique information of each of the activity entities according to the valid period for the unique information of each of the activity entities.
    Type: Application
    Filed: October 26, 2021
    Publication date: February 9, 2023
    Applicant: Wider Planet Inc.
    Inventors: Kyungchang Woo, Jongsoon Park, Hyunwoo Lim, Hyeok Won
  • Publication number: 20220199616
    Abstract: A semiconductor device includes a substrate including a boundary region between first and second regions, first active patterns on the first region, second active patterns on the second region, and an isolation insulating pattern on the boundary region between the first and second active patterns. A width of at least some of the first active patterns have different widths. Widths of the second active patterns may be equal to each other. A bottom surface of the isolation insulating pattern includes a first bottom surface adjacent to a corresponding first active pattern, a second bottom surface adjacent to a corresponding second active pattern, and a third bottom surface between the first bottom surface and the second bottom surface. The third bottom surface is located at a different height from those of the first and second bottom surfaces with respect to a bottom surface of the substrate.
    Type: Application
    Filed: August 5, 2021
    Publication date: June 23, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Inwon PARK, Bosoon KIM, Jongsoon PARK
  • Publication number: 20220102493
    Abstract: A semiconductor device includes a device isolation layer on a substrate; pattern groups including fin patterns extending in a first direction; and gate structures extending in a second direction to intersect the fin patterns. A first pattern group, among the pattern groups, may include first fin patterns. At least a portion of the first fin patterns may be arranged with a first pitch in the second direction. The first pattern group may include a first planar portion extending from a first recess portion. A central axis of the first recess portion may be spaced apart from a central axis of one of the first fin patterns by a first distance in the second direction. The first planar portion may have a first width in the second direction and being greater than the first pitch.. The first distance may be about 0.8 times to about 1.2 times the first pitch.
    Type: Application
    Filed: May 19, 2021
    Publication date: March 31, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jongsoon PARK, Jongchul PARK, Bokyoung LEE, Jeongyun LEE, Hyunggoo LEE, Yeondo JUNG, Haegeon JUNG
  • Patent number: 10608173
    Abstract: An ion beam apparatus may include a chamber assembly configured to hold a material and direct an ion beam on the material, a detector configured to detect a signal generated from the material based on the ion beam being directed on the material, and a controller configured to control at least one parameter associated with the chamber assembly based on the signal, such that at least one of an ion energy associated with the ion beam, an ion current associated with the ion beam, and an incident angle of the ion beam with respect to a top surface of the material is changed continuously with time.
    Type: Grant
    Filed: February 25, 2019
    Date of Patent: March 31, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yil-hyung Lee, Jong-Kyu Kim, Jongchul Park, Sang-Kuk Kim, Jongsoon Park, Hyeji Yoon, Woohyun Lee
  • Patent number: 10431459
    Abstract: An etching target layer is formed on a substrate. An upper mask layer is formed on the etching target layer. A plurality of preliminary mask patterns is formed on the upper mask layer. The plurality of preliminary mask patterns is arranged at a first pitch. Two neighboring preliminary mask patterns of the plurality of preliminary mask patterns define a preliminary opening. An ion beam etching process is performed on the upper mask layer using the plurality of preliminary mask patterns as an etch mask to form a first preliminary-interim-mask pattern and a pair of second preliminary-interim-mask patterns. The first preliminary-interim-mask pattern is formed between one of the pair of second preliminary-interim-mask patterns and the other of the pair of second preliminary-interim-mask patterns.
    Type: Grant
    Filed: August 3, 2017
    Date of Patent: October 1, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Woohyun Lee, Sang-Kuk Kim, Jong-Kyu Kim, Yil-hyung Lee, Jongsoon Park, Hyeji Yoon
  • Patent number: 10361078
    Abstract: A method of forming fine patterns includes forming an upper mask layer on a substrate, forming preliminary mask patterns on the upper mask layer, and forming upper mask patterns by etching the upper mask layer using the preliminary mask patterns as etch masks. Forming the upper mask patterns includes etching the upper mask layer by performing an etching process using an ion beam. The upper mask patterns include a first upper mask pattern formed under each of the preliminary mask patterns, and a second upper mask pattern formed between the preliminary mask patterns in a plan view and spaced apart from the first upper mask pattern.
    Type: Grant
    Filed: July 27, 2017
    Date of Patent: July 23, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yil-hyung Lee, Jongchul Park, Jong-Kyu Kim, Jongsoon Park
  • Publication number: 20190189916
    Abstract: An ion beam apparatus may include a chamber assembly configured to hold a material and direct an ion beam on the material, a detector configured to detect a signal generated from the material based on the ion beam being directed on the material, and a controller configured to control at least one parameter associated with the chamber assembly based on the signal, such that at least one of an ion energy associated with the ion beam, an ion current associated with the ion beam, and an incident angle of the ion beam with respect to a top surface of the material is changed continuously with time.
    Type: Application
    Filed: February 25, 2019
    Publication date: June 20, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Yil-hyung LEE, Jong-Kyu KIM, Jongchul PARK, Sang-Kuk KIM, Jongsoon PARK, Hyeji YOON, Woohyun LEE
  • Patent number: 10276788
    Abstract: An ion beam apparatus may include a chamber assembly configured to hold a material and direct an ion beam on the material, a detector configured to detect a signal generated from the material based on the ion beam being directed on the material, and a controller configured to control at least one parameter associated with the chamber assembly based on the signal, such that at least one of an ion energy associated with the ion beam, an ion current associated with the ion beam, and an incident angle of the ion beam with respect to a top surface of the material is changed continuously with time.
    Type: Grant
    Filed: May 30, 2017
    Date of Patent: April 30, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yil-hyung Lee, Jong-Kyu Kim, Jongchul Park, Sang-Kuk Kim, Jongsoon Park, Hyeji Yoon, Woohyun Lee
  • Patent number: 10205090
    Abstract: A semiconductor memory device that includes at least a lower contact plug on a semiconductor substrate, a magnetic tunnel junction of the lower contact plug, and a barrier pattern on a sidewall of the lower contact plug may further include an insulation pattern on the sidewall of the lower contact plug. The insulation pattern may be between the barrier pattern and the magnetic tunnel junction pattern. The insulation pattern may include an upper portion and a lower portion whose width is greater than a width of the upper portion.
    Type: Grant
    Filed: February 10, 2017
    Date of Patent: February 12, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yil-hyung Lee, Jong-Kyu Kim, Jongsoon Park, Jongchul Park
  • Publication number: 20180197740
    Abstract: An etching target layer is formed on a substrate. An upper mask layer is formed on the etching target layer. A plurality of preliminary mask patterns is formed on the upper mask layer. The plurality of preliminary mask patterns is arranged at a first pitch. Two neighboring preliminary mask patterns of the plurality of preliminary mask patterns define a preliminary opening. An ion beam etching process is performed on the upper mask layer using the plurality of preliminary mask patterns as an etch mask to form a first preliminary-interim-mask pattern and a pair of second preliminary-interim-mask patterns. The first preliminary-interim-mask pattern is formed between one of the pair of second preliminary-interim-mask patterns and the other of the pair of second preliminary-interim-mask patterns.
    Type: Application
    Filed: August 3, 2017
    Publication date: July 12, 2018
    Inventors: Woohyun LEE, Sang-Kuk KIM, Jong-Kyu KIM, Yil-hyung LEE, Jongsoon PARK, Hyeji YOON
  • Publication number: 20180182623
    Abstract: A method of forming fine patterns includes forming an upper mask layer on a substrate, forming preliminary mask patterns on the upper mask layer, and forming upper mask patterns by etching the upper mask layer using the preliminary mask patterns as etch masks. Forming the upper mask patterns includes etching the upper mask layer by performing an etching process using an ion beam. The upper mask patterns include a first upper mask pattern formed under each of the preliminary mask patterns, and a second upper mask pattern formed between the preliminary mask patterns in a plan view and spaced apart from the first upper mask pattern.
    Type: Application
    Filed: July 27, 2017
    Publication date: June 28, 2018
    Inventors: Yil-hyung LEE, Jongchul PARK, Jong-Kyu KIM, Jongsoon PARK
  • Patent number: 10002905
    Abstract: Data storage devices are provided. A data storage device includes a dielectric layer on a substrate. The data storage device includes a plurality of data storage structures on the dielectric layer. The data storage device includes a conductive material on the dielectric layer. Moreover, the data storage device includes an insulation layer on the conductive material.
    Type: Grant
    Filed: February 13, 2017
    Date of Patent: June 19, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jongsoon Park, Sang-Kuk Kim, Jong-Kyu Kim, Jongchul Park, Woohyun Lee, Yil-hyung Lee
  • Publication number: 20180069176
    Abstract: An ion beam apparatus may include a chamber assembly configured to hold a material and direct an ion beam on the material, a detector configured to detect a signal generated from the material based on the ion beam being directed on the material, and a controller configured to control at least one parameter associated with the chamber assembly based on the signal, such that at least one of an ion energy associated with the ion beam, an ion current associated with the ion beam, and an incident angle of the ion beam with respect to a top surface of the material is changed continuously with time.
    Type: Application
    Filed: May 30, 2017
    Publication date: March 8, 2018
    Inventors: Yil-hyung LEE, Jong-Kyu KIM, Jongchul PARK, Sang-Kuk KIM, Jongsoon PARK, Hyeji YOON, Woohyun LEE
  • Patent number: 9859492
    Abstract: A patterning method includes forming an etch-target layer on a substrate, forming mask patterns on the etch-target layer, and etching the etch-target layer using the mask patterns as an etch mask to form patterns spaced apart from each other. The etching process of the etch-target layer includes irradiating the etch-target layer with an ion beam, whose incident energy ranges from 600 eV to 10 keV. A recess region is formed in the etch-target layer between the mask patterns, and the ion beam is incident onto a bottom surface of the recess region at a first angle with respect to a top surface of the substrate and is incident onto an inner side surface of the recess region at a second angle with respect to the inner side surface of the recess region. The first angle ranges from 50° to 90° and the second angle ranges from 0° to 40°.
    Type: Grant
    Filed: May 18, 2017
    Date of Patent: January 2, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jongchul Park, Hyungjoon Kwon, Inho Kim, Jongsoon Park
  • Publication number: 20170352801
    Abstract: A semiconductor memory device that includes at least a lower contact plug on a semiconductor substrate, a magnetic tunnel junction of the lower contact plug, and a barrier pattern on a sidewall of the lower contact plug may further include an insulation pattern on the sidewall of the lower contact plug. The insulation pattern may be between the barrier pattern and the magnetic tunnel junction pattern. The insulation pattern may include an upper portion and a lower portion whose width is greater than a width of the upper portion.
    Type: Application
    Filed: February 10, 2017
    Publication date: December 7, 2017
    Inventors: Yil-hyung Lee, Jong-Kyu KIM, Jongsoon PARK, Jongchul PARK
  • Publication number: 20170345869
    Abstract: Data storage devices are provided. A data storage device includes a dielectric layer on a substrate. The data storage device includes a plurality of data storage structures on the dielectric layer. The data storage device includes a conductive material on the dielectric layer. Moreover, the data storage device includes an insulation layer on the conductive material.
    Type: Application
    Filed: February 13, 2017
    Publication date: November 30, 2017
    Inventors: Jongsoon PARK, Sang-Kuk KIM, Jong-Kyu KIM, Jongchul PARK, Woohyun LEE, Yil-hyung LEE