Patents by Inventor Jong-Sun Sel
Jong-Sun Sel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12120878Abstract: An integrated circuit memory includes a first memory block and an adjacent second memory block. The first memory block comprises a first memory pillar around which a first memory cell is formed. The second memory block comprises a second memory pillar around which a second memory cell is formed. An isolation or slit area between the first and second memory blocks electrically isolates the first and second memory blocks. In an example, the slit area comprising a slit pillar around which no memory cells are formed. The slit pillar is a dummy pillar, and insulator material electrically isolates the slit pillar from a Word Line (WL) through which it passes. The isolation layer electrically can also isolate a (WL) of the first memory block from a corresponding WL of the second memory block. In an example, the slit pillar and the memory pillars have at least in part similar structures.Type: GrantFiled: February 8, 2020Date of Patent: October 15, 2024Assignee: Intel CorporationInventors: Deepak Thimmegowda, Brian J. Cleereman, Srivardhan Gowda, Jui-Yen Lin, Liu Liu, Krishna Parat, Jong Sun Sel, Baosuo Zhou
-
Publication number: 20240013836Abstract: Integration methods for prevention of floating gate 3D-NAND cell residual using a hybrid plug process in a super-deck structure and associated apparatus. A first desk layered structure comprising alternating isolation and conductor layers having a top isolation layer is formed over a substrate. A Silicon Nitride (SiN) layer is formed over the top isolation layer. An array of pillar holes vertically passing through the SiN layer and layers in the first deck layered structure are formed. The pillar holes are filled with a sacrificial film and an upper portion of the pillar holes are filled with a hybrid plug comprising first and second oxides. A second layered structure comprising alternating isolation and conductor layers having a bottom isolation layer is formed over the SiN layer, and an array of pillar holes are formed in the second deck layered structure. The hybrid plugs and sacrificial film is then removed using etching.Type: ApplicationFiled: August 23, 2023Publication date: January 11, 2024Inventors: Chih Ting LIN, Jong Sun SEL
-
Publication number: 20230345715Abstract: Methods and apparatus for pillar bending improvement by cut tiers pattern implementation. The method uses a cut tier pattern in a staircase region of a 3D memory structure to reduce pillar bending in a pillar array region. The pillar array region includes a plurality of memory tiers comprising wordline layers interposed between isolation layers, where a memory tier comprises a two-dimensional (2D) array of memory cells. A plurality of vertical structures comprising pillars pass through memory cells in the wordline layers and pass through the isolation layers. The staircase structure is disposed adjacent to the pillar array region and includes vertical wordline drivers coupled to the wordline layers. A cut tier pattern comprising vertical trenches is formed in the staircase structure toward a side of the staircase structure adjacent to the pillar array region. The cut tier pattern includes one or more breaks used for routing circuitry in the wordlines.Type: ApplicationFiled: June 28, 2023Publication date: October 26, 2023Inventors: Jong Sun SEL, Yao XING, Long CHEN, Hoon KOH, Wenwu ZHU, Anil CHANDOLU
-
Publication number: 20230139346Abstract: An embodiment of an apparatus may include a substrate, a memory array of vertical 3D NAND strings formed in the substrate, a staircase region formed in the substrate, a polysilicon wordline extended horizontally into the staircase region, a wordline contact extended vertically through the staircase region to make electrical contact with the polysilicon wordline, and a punch stop layer disposed between the wordline contact and the polysilicon wordline. Other embodiments are disclosed and claimed.Type: ApplicationFiled: December 13, 2021Publication date: May 4, 2023Applicant: Intel CorporationInventors: Liu LIU, Junchao DING, Yingming LIU, Jong Sun SEL, Yixin MA, Jinwoo LEE, Xi LIN
-
Publication number: 20230036595Abstract: An integrated circuit memory includes a first memory block and an adjacent second memory block. The first memory block comprises a first memory pillar around which a first memory cell is formed. The second memory block comprises a second memory pillar around which a second memory cell is formed. An isolation or slit area between the first and second memory blocks electrically isolates the first and second memory blocks. In an example, the slit area comprising a slit pillar around which no memory cells are formed. The slit pillar is a dummy pillar, and insulator material electrically isolates the slit pillar from a Word Line (WL) through which it passes. The isolation layer electrically can also isolate a (WL) of the first memory block from a corresponding WL of the second memory block. In an example, the slit pillar and the memory pillars have at least in part similar structures.Type: ApplicationFiled: February 8, 2020Publication date: February 2, 2023Inventors: Deepak THIMMEGOWDA, Brian J. CLEEREMAN, Srivardhan GOWDA, Jui-Yen LIN, Liu LIU, Krishna PARAT, Jong Sun SEL, Baosuo ZHOU
-
Patent number: 9711522Abstract: In a three dimensional nonvolatile memory, memory holes extend vertically through two or more physical levels in which memory cells are formed. Memory hole structures are formed in memory holes to include vertical channels. Vertical trenches are subsequently formed to divide memory hole structures into two or more vertical NAND strings.Type: GrantFiled: October 3, 2014Date of Patent: July 18, 2017Assignee: SANDISK TECHNOLOGIES LLCInventors: Chan Park, Jong Sun Sel, Tuan Pham
-
Patent number: 9337085Abstract: Air gaps are formed between bit lines by etching to remove sacrificial material from between bit lines. Bit lines are protected from etch damage. Sacrificial material may be selectively oxidized prior to deposition of bit line metal so that protective oxide lies along sides of bit lines during etch. Portions of protective material may be selectively formed on tops of bit lines prior to etching sacrificial material.Type: GrantFiled: July 25, 2014Date of Patent: May 10, 2016Assignee: SanDisk Technologies Inc.Inventors: Jong Sun Sel, Marika Gunji-Yoneoka, Naoki Takeguchi, Chan Park, Tuan D. Pham, Kazuya Tokunaga
-
Patent number: 9330969Abstract: Air gaps are formed between bit lines by etching to remove sacrificial material from between bit lines. Bit lines are protected from etch damage. Sacrificial material may be selectively oxidized prior to deposition of bit line metal so that protective oxide lies along sides of bit lines during etch. Portions of protective material may be selectively formed on tops of bit lines prior to etching sacrificial material.Type: GrantFiled: July 25, 2014Date of Patent: May 3, 2016Assignee: SanDisk Technologies Inc.Inventors: Jong Sun Sel, Marika Gunji-Yoneoka, Naoki Takeguchi, Chan Park, Tuan D. Pham, Kazuya Tokunaga
-
Publication number: 20160099254Abstract: In a three dimensional nonvolatile memory, memory holes extend vertically through two or more physical levels in which memory cells are formed. Memory hole structures are formed in memory holes to include vertical channels. Vertical trenches are subsequently formed to divide memory hole structures into two or more vertical NAND strings.Type: ApplicationFiled: October 3, 2014Publication date: April 7, 2016Inventors: Chan Park, Jong Sun Sel, Tuan Pham
-
Publication number: 20150228532Abstract: Air gaps are formed between bit lines by etching to remove sacrificial material from between bit lines. Bit lines are protected from etch damage. Sacrificial material may be selectively oxidized prior to deposition of bit line metal so that protective oxide lies along sides of bit lines during etch. Portions of protective material may be selectively formed on tops of bit lines prior to etching sacrificial material.Type: ApplicationFiled: July 25, 2014Publication date: August 13, 2015Inventors: Jong Sun Sel, Marika Gunji-Yoneoka, Naoki Takeguchi, Chan Park, Tuan D. Pham, Kazuya Tokunaga
-
Publication number: 20150228582Abstract: Air gaps are formed between bit lines by etching to remove sacrificial material from between bit lines. Bit lines are protected from etch damage. Sacrificial material may be selectively oxidized prior to deposition of bit line metal so that protective oxide lies along sides of bit lines during etch. Portions of protective material may be selectively formed on tops of bit lines prior to etching sacrificial material.Type: ApplicationFiled: July 25, 2014Publication date: August 13, 2015Inventors: Jong Sun Sel, Marika Gunji-Yoneoka, Naoki Takeguchi, Chan Park, Tuan D. Pham, Kazuya Tokunaga
-
Patent number: 8675409Abstract: A non-volatile memory device may include a semiconductor substrate including an active region at a surface thereof, a ground select line crossing the active region, and a string select line crossing the active region and spaced apart from the ground select line. A plurality of memory cell word lines may cross the active region between the ground select line and the string select line with about a same first spacing provided between adjacent ones of the plurality of word lines and between a last of the plurality of memory cell word lines and the string select line. A second spacing may be provided between the ground select line and a first of the plurality of memory cell word lines.Type: GrantFiled: May 3, 2012Date of Patent: March 18, 2014Assignee: Samsung Electronics Co., Ltd.Inventors: Jong-Sun Sel, Jung-Dal Choi, Young-Woo Park, Jin-Taek Park
-
Patent number: 8558283Abstract: A semiconductor device or a memory which includes the same have a line pattern, and a contact plug, the line pattern including a first linear feature to which the contact plug is connected by design, and a second linear feature having a connecting portion and a dummy portion adjacent the location at which the contact plug is electrically connected to the first linear feature. A second contact plug is electrically connected to the connecting portion of the second linear feature of the line pattern. In the case of a misalignment error or the like, the first contact plug may also be electrically connected to the second linear feature of the line pattern but at the dummy portion thereof so as to not create a short circuit in that case. The dummy portion thus allows a sufficiently large process margin to be secured for the contact plug.Type: GrantFiled: June 7, 2010Date of Patent: October 15, 2013Assignee: Samsung Electronics Co., Ltd.Inventors: Jong-sun Sel, Nam-su Lim, In-wook Oh
-
Patent number: 8372711Abstract: A gate pattern is disclosed that includes a semiconductor substrate, a lower conductive pattern, an upper conductive pattern, and a sidewall conductive pattern. The lower conductive pattern is on the substrate. The insulating pattern is on the lower conductive pattern. The upper conductive pattern is on the insulating pattern opposite to the lower conductive pattern. The sidewall conductive pattern is on at least a portion of sidewalls of the upper conductive pattern and the lower conductive pattern. The sidewall conductive pattern electrically connects the upper conductive pattern and the lower conductive pattern. An upper edge portion of the lower conductive pattern may be recessed relative to a lower edge portion of the lower conductive pattern to define a ledge thereon. The sidewall conductive pattern may be directly on the ledge and sidewall of the recessed upper edge portion of the lower conductive pattern.Type: GrantFiled: May 18, 2011Date of Patent: February 12, 2013Assignee: Samsung Electronics Co., Ltd.Inventors: Jong-Sun Sel, Jung-Dal Choi, Joon-Hee Lee, Hwa-Kyung Shin
-
Patent number: 8329574Abstract: Flash memory devices include a pair of elongated, closely spaced-apart main active regions in a substrate. A sub active region is also provided in the substrate, extending between the pair of elongated, closely spaced-apart main active regions. A bit line contact plug is provided on, and electrically contacting, the sub active region and being at least as wide as the sub active region. An elongated bit line is provided on, and electrically contacting, the bit line contact plug remote from the sub active region.Type: GrantFiled: September 13, 2011Date of Patent: December 11, 2012Assignee: Samsung Electronics Co., Ltd.Inventors: Jong-Sun Sel, Jung-Dal Choi
-
Publication number: 20120218816Abstract: A non-volatile memory device may include a semiconductor substrate including an active region at a surface thereof, a ground select line crossing the active region, and a string select line crossing the active region and spaced apart from the ground select line. A plurality of memory cell word lines may cross the active region between the ground select line and the string select line with about a same first spacing provided between adjacent ones of the plurality of word lines and between a last of the plurality of memory cell word lines and the string select line. A second spacing may be provided between the ground select line and a first of the plurality of memory cell word lines.Type: ApplicationFiled: May 3, 2012Publication date: August 30, 2012Inventors: Jong-Sun Sel, Jung-Dal Choi, Young-Woo Park, Jin-Taek Park
-
Patent number: 8237199Abstract: A cell array includes a semiconductor substrate including an active region comprising a first region, a second region, and a transition region, the second region being separated from the first region by the transition region, wherein a top surface of the second region is at a different level than a top surface of the first region. The cell array also includes a plurality of word lines crossing over the first region. The cell array also includes a selection line crossing over the active region, wherein at least a portion of the selection line is located over the transition region.Type: GrantFiled: August 5, 2010Date of Patent: August 7, 2012Assignee: Samsung Electronics Co., Ltd.Inventors: Jong-Sun Sel, Jung-Dal Choi, Chang-Seok Kang, Chang-Hyun Lee, Jang-Sik Lee, Vie-Na Kim
-
Patent number: 8228738Abstract: A NAND flash memory device includes a control circuit configured to apply, during a program operation, a first word line voltage to non-selected ones of a plurality of serially-connected memory cells, a second word line voltage greater than the first word line voltage to a selected one of the plurality of memory cells, and a third word line voltage lower than the first word line voltage to a dummy memory cell connected in series with the plurality of memory cells. In other embodiments, a control circuit is configured to program a dummy memory cell before and/or after each erase operation on a plurality of memory cells connected in series therewith. In still other embodiments, a control circuit is configured to forego erasure of a dummy memory cell while erasing a plurality of memory cells connected in series therewith.Type: GrantFiled: December 23, 2010Date of Patent: July 24, 2012Assignee: Samsung Electronics Co., Ltd.Inventors: Ki-Tae Park, Jung-Dal Choi, Jong-Sun Sel, Yoo-Cheol Shin
-
Patent number: 8217467Abstract: In some embodiments, a semiconductor memory device includes a substrate that includes a cell array region and a peripheral circuit region. The semiconductor memory device further includes a device isolation pattern on the substrate. The device isolation pattern defines a first active region and a second active region within the cell array region and a third active region in the peripheral circuit region. The semiconductor memory device further includes a first common source region, a plurality of first source/drain regions, and a first drain region in the first active region. The semiconductor memory device further includes a second common source region, a plurality of second source/drain regions, and a second drain region in the second active region. The semiconductor memory device further includes a third source/drain region in the third active region. The semiconductor memory device further includes a common source line contacting the first and second common source regions.Type: GrantFiled: January 5, 2011Date of Patent: July 10, 2012Assignee: Samsung Electronics Co., Ltd.Inventors: Jong-Sun Sel, Jung-Dal Choi, Choong-Ho Lee, Ju-Hyuck Chung, Hee-Soo Kang, Dong-uk Choi
-
Patent number: 8198157Abstract: A non-volatile memory device may include a semiconductor substrate including an active region at a surface thereof, a first memory cell string on the active region, and a second memory cell string on the active region. The first memory cell string may include a first plurality of word lines crossing the active region between a first ground select line and a first string select line, and about a same first spacing may be provided between adjacent ones of the first plurality of word lines. The second memory cell string may include a second plurality of word lines crossing the active region between a second ground select line and a second string select line, and about the same first spacing may be provided between adjacent ones of the second plurality of word lines. Related methods are also discussed.Type: GrantFiled: September 20, 2011Date of Patent: June 12, 2012Assignee: Samsung Electronics Co., Ltd.Inventors: Jong-Sun Sel, Jung-Dal Choi, Young-Woo Park, Jin-Taek Park