Patents by Inventor JOO-HEON KANG
JOO-HEON KANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20250098218Abstract: A thin film transistor includes a first gate electrode on a substrate, a gate insulating film on the first gate electrode, a first active layer on the gate insulating film, a drain electrode on one side of the first active layer, a sidewall spacer on a side wall of the drain electrode, and a first source electrode provided on the other side of the first active layer and a sidewall of the sidewall spacer.Type: ApplicationFiled: July 2, 2024Publication date: March 20, 2025Applicant: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTEInventors: Jae-Eun PI, Seung Youl KANG, Yong Hae KIM, Joo Yeon KIM, Hee-ok KIM, Jaehyun MOON, Jong-Heon YANG, Himchan OH, Seong-Mok CHO, Ji Hun CHOI, Chi-Sun HWANG
-
Publication number: 20240260280Abstract: A semiconductor device including a cell array structure on a semiconductor substrate, the cell array structure including an electrode structure including electrodes and insulating layers vertically and alternately stacked on the semiconductor substrate, and a vertical structure and a penetration contact plug penetrating the electrode structure may be provided. The vertical structure may include a first inner layer, a first outer layer, and a first intermediate layer, and the penetration contact plug may include a second inner layer, a second outer layer, and a second intermediate layer. The electrodes may include a doped semiconductor material, and the first and second outer layers may include the same material. The first and second intermediate layers may include the same material, and the first and second inner layers may include materials different from each other.Type: ApplicationFiled: August 29, 2023Publication date: August 1, 2024Applicant: Samsung Electronics Co., Ltd.Inventors: Youngji NOH, Jongho WOO, Joo-Heon KANG, Myunghun WOO
-
Publication number: 20240164116Abstract: A semiconductor device includes a gate stacked structure including gate patterns and insulating patterns that are alternately stacked with each other; a gate insulating layer on a sidewall of the gate stacked structure; a channel layer surrounded by the gate insulating layer; a source line surrounded by the channel layer; a variable resistive layer surrounded by the channel layer; and a drain line surrounded by the channel layer.Type: ApplicationFiled: June 28, 2023Publication date: May 16, 2024Inventors: Youngji NOH, Jongho WOO, Joo-Heon KANG, Kyunghoon KIM, Myunghun WOO
-
Patent number: 11974433Abstract: A semiconductor memory device includes a third insulating pattern and a first insulating pattern on a substrate, the third insulating pattern and the first insulating pattern being spaced apart from each other in a first direction that is perpendicular to the substrate such that a bottom surface of the third insulating pattern and a top surface of the first insulating pattern face each other, a gate electrode between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and including a first side extending between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and a second insulating pattern that protrudes from the first side of the gate electrode by a second width in a second direction, the second direction being different from the first direction.Type: GrantFiled: January 14, 2022Date of Patent: April 30, 2024Assignee: Samsung Electronics Co., Ltd.Inventors: Joo-Heon Kang, Tae Hun Kim, Jae Ryong Sim, Kwang Young Jung, Gi Yong Chung, Jee Hoon Han, Doo Hee Hwang
-
Publication number: 20220139954Abstract: A semiconductor memory device includes a third insulating pattern and a first insulating pattern on a substrate, the third insulating pattern and the first insulating pattern being spaced apart from each other in a first direction that is perpendicular to the substrate such that a bottom surface of the third insulating pattern and a top surface of the first insulating pattern face each other, a gate electrode between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and including a first side extending between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and a second insulating pattern that protrudes from the first side of the gate electrode by a second width in a second direction, the second direction being different from the first direction.Type: ApplicationFiled: January 14, 2022Publication date: May 5, 2022Inventors: Joo-Heon KANG, Tae Hun KIM, Jae Ryong SIM, Kwang Young JUNG, Gi Yong CHUNG, Jee Hoon HAN, Doo Hee HWANG
-
Patent number: 11227870Abstract: A semiconductor memory device includes a third insulating pattern and a first insulating pattern on a substrate, the third insulating pattern and the first insulating pattern being spaced apart from each other in a first direction that is perpendicular to the substrate such that a bottom surface of the third insulating pattern and a top surface of the first insulating pattern face each other, a gate electrode between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and including a first side extending between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and a second insulating pattern that protrudes from the first side of the gate electrode by a second width in a second direction, the second direction being different from the first direction.Type: GrantFiled: January 10, 2020Date of Patent: January 18, 2022Assignee: Samsung Electronics Co., Ltd.Inventors: Joo-Heon Kang, Tae Hun Kim, Jae Ryong Sim, Kwang Young Jung, Gi Yong Chung, Jee Hoon Han, Doo Hee Hwang
-
Publication number: 20200395377Abstract: A semiconductor memory device includes a third insulating pattern and a first insulating pattern on a substrate, the third insulating pattern and the first insulating pattern being spaced apart from each other in a first direction that is perpendicular to the substrate such that a bottom surface of the third insulating pattern and a top surface of the first insulating pattern face each other, a gate electrode between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and including a first side extending between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and a second insulating pattern that protrudes from the first side of the gate electrode by a second width in a second direction, the second direction being different from the first direction.Type: ApplicationFiled: January 10, 2020Publication date: December 17, 2020Inventors: Joo-Heon KANG, Tae Hun KIM, Jae Ryong SIM, Kwang Young JUNG, Gi Yong CHUNG, Jee Hoon HAN, Doo Hee HWANG
-
Patent number: 10784281Abstract: A 3D semiconductor memory device includes an electrode structure on a substrate, the electrode structure including gate electrodes stacked in a first direction perpendicular to a top surface of the substrate, a vertical semiconductor pattern penetrating the electrode structure and connected to the substrate, and a data storage pattern between the electrode structure and the vertical semiconductor pattern. The data storage pattern includes first, second and third insulating patterns sequentially stacked. Each of the first to third insulating patterns includes a horizontal portion extending in a second direction parallel to the top surface of the substrate. The horizontal portions of the first, second and third insulating patterns are sequentially stacked in the first direction. At least one of the horizontal portions of the first and third insulating patterns protrudes beyond a sidewall of the horizontal portion of the second insulating pattern in the second direction.Type: GrantFiled: May 29, 2019Date of Patent: September 22, 2020Assignee: Samsung Electronics Co., Ltd.Inventors: Joo-Heon Kang, Bongtae Park, Jae-Joo Shim
-
Publication number: 20200135756Abstract: A 3D semiconductor memory device includes an electrode structure on a substrate, the electrode structure including gate electrodes stacked in a first direction perpendicular to a top surface of the substrate, a vertical semiconductor pattern penetrating the electrode structure and connected to the substrate, and a data storage pattern between the electrode structure and the vertical semiconductor pattern. The data storage pattern includes first, second and third insulating patterns sequentially stacked. Each of the first to third insulating patterns includes a horizontal portion extending in a second direction parallel to the top surface of the substrate. The horizontal portions of the first, second and third insulating patterns are sequentially stacked in the first direction. At least one of the horizontal portions of the first and third insulating patterns protrudes beyond a sidewall of the horizontal portion of the second insulating pattern in the second direction.Type: ApplicationFiled: May 29, 2019Publication date: April 30, 2020Applicant: Samsung Electronics Co., Ltd.Inventors: Joo-Heon KANG, Bongtae Park, Jae-Joo Shim
-
Patent number: 10008389Abstract: A method of manufacturing a vertical memory device includes forming a preliminary first mold structure on a substrate, which includes main and edge regions, and the first preliminary mold structure including alternating insulation and sacrificial layers, forming a first mask on the preliminary first mold structure to expose the preliminary first mold structure between a boundary of the substrate and a first target position, partially etching the insulation and sacrificial layers using the first mask to form a preliminary second mold structure, forming a second mask on the preliminary second mold structure to expose the preliminary second mold structure between the boundary of the substrate and a second target position different from the first target position, and partially etching the insulation layers and the sacrificial layers using the second mask.Type: GrantFiled: January 18, 2017Date of Patent: June 26, 2018Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Joo-Heon Kang, Jae-Joo Shim
-
Publication number: 20170323798Abstract: A method of manufacturing a vertical memory device includes forming a preliminary first mold structure on a substrate, which includes main and edge regions, and the first preliminary mold structure including alternating insulation and sacrificial layers, forming a first mask on the preliminary first mold structure to expose the preliminary first mold structure between a boundary of the substrate and a first target position, partially etching the insulation and sacrificial layers using the first mask to form a preliminary second mold structure, forming a second mask on the preliminary second mold structure to expose the preliminary second mold structure between the boundary of the substrate and a second target position different from the first target position, and partially etching the insulation layers and the sacrificial layers using the second mask.Type: ApplicationFiled: January 18, 2017Publication date: November 9, 2017Inventors: Joo-Heon KANG, Jae-Joo SHIM
-
Publication number: 20160293625Abstract: A semiconductor memory device is provided including a substrate; a stack structure including gate electrodes vertically stacked on the substrate; a vertical channel part penetrating the gate electrodes; a dopant region provided in the substrate at a side of the stack structure; a common source plug on the substrate and electrically connected to the dopant region; and cell contact plugs connected to the gate electrodes, respectively. A top surface of the common source plug is at a different level from top surfaces of the cell contact plugs.Type: ApplicationFiled: February 29, 2016Publication date: October 6, 2016Inventors: Joo-Heon Kang, Junho CHA, Chung-II HYUN
-
Publication number: 20150294726Abstract: A NAND-type flash memory device and method for programming the NAND-type flash memory device are provided. The method may include applying a voltage of 0 V to an unselected string select line, applying the voltage of 0 V to a selected bit line, applying a supply voltage to a selected string select line, and applying a dummy pass voltage to a dummy word line, the dummy pass voltage being in a range between 0 V to a pass voltage. The method may further include applying the supply voltage to an unselected bit line, applying the pass voltage to a selected word line, applying the pass voltage to an unselected word line; and applying a program voltage to the selected word line.Type: ApplicationFiled: March 30, 2015Publication date: October 15, 2015Inventors: JAE-SUNG SIM, JOO-HEON KANG, KYUNG-JUN SHIN