Patents by Inventor Joon-Young Koh

Joon-Young Koh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8604556
    Abstract: A method for fabricating a semiconductor device includes forming a recess pattern by selectively etching a substrate; forming a gate dielectric layer filling the recess pattern on the substrate; forming a groove by selectively etching the gate dielectric layer; forming a polysilicon electrode filling the groove; forming an electrode metal layer on the polysilicon electrode and the gate dielectric layer; and forming a gate pattern by etching the electrode metal layer and the gate dielectric layer. The recess pattern is formed along an edge portion of the gate pattern as a quadrilateral periphery.
    Type: Grant
    Filed: June 18, 2010
    Date of Patent: December 10, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventor: Joon-Young Koh
  • Publication number: 20110073965
    Abstract: A method for fabricating a semiconductor device includes forming a recess pattern by selectively etching a substrate; forming a gate dielectric layer filling the recess pattern on the substrate; forming a groove by selectively etching the gate dielectric layer; forming a polysilicon electrode filling the groove; forming an electrode metal layer on the polysilicon electrode and the gate dielectric layer; and forming a gate pattern by etching the electrode metal layer and the gate dielectric layer. The recess pattern is formed along an edge portion of the gate pattern as a quadrilateral periphery.
    Type: Application
    Filed: June 18, 2010
    Publication date: March 31, 2011
    Inventor: Joon-Young KOH
  • Patent number: 7754549
    Abstract: A method of manufacturing a thin film transistor array panel includes forming an amorphous silicon film on an insulating substrate; forming a sacrificial film having an embossed surface on the amorphous silicon film; contacting a metal plate with the sacrificial film and performing heat-treatment for crystallizing the amorphous silicon film to change the amorphous silicon film to a polycrystalline silicon film; removing the metal plate and the sacrificial film; patterning the polycrystalline silicon film to form a semiconductor; forming a gate insulating layer which covers the semiconductor; forming a gate line on the gate insulating layer, a portion of the gate line overlapping the semiconductor; heavily doping a conductive impurity into portions of the semiconductor to form a source region and a drain region; forming an interlayer insulating layer which covers the gate line and the semiconductor; and forming a data line and an output electrode connected to the source and drain regions, respectively, on the
    Type: Grant
    Filed: August 16, 2007
    Date of Patent: July 13, 2010
    Assignees: Samsung Electronics Co., Ltd., Korea Advanced Institute of Science and Technology
    Inventors: Jae-Beom Choi, Young-jin Chang, Yoon-Seok Choi, Seung-Hwan Shim, Han-Na Jo, Jung-Hoon Shin, Joon-Young Koh
  • Publication number: 20080044965
    Abstract: A method of manufacturing a thin film transistor array panel includes forming an amorphous silicon film on an insulating substrate; forming a sacrificial film having an embossed surface on the amorphous silicon film; contacting a metal plate with the sacrificial film and performing heat-treatment for crystallizing the amorphous silicon film to change the amorphous silicon film to a polycrystalline silicon film; removing the metal plate and the sacrificial film; patterning the polycrystalline silicon film to form a semiconductor; forming a gate insulating layer which covers the semiconductor; forming a gate line on the gate insulating layer, a portion of the gate line overlapping the semiconductor; heavily doping a conductive impurity into portions of the semiconductor to form a source region and a drain region; forming an interlayer insulating layer which covers the gate line and the semiconductor; and forming a data line and an output electrode connected to the source and drain regions, respectively, on the
    Type: Application
    Filed: August 16, 2007
    Publication date: February 21, 2008
    Applicants: SAMSUNG ELECTRONICS CO., LTD., KOREA ADVANCED INSTITUTE OF SCIENCE AND TECHNOLOGY
    Inventors: Jae-Beom CHOI, Young-Jin CHANG, Yoon-Seok CHOI, Seung-Hwan SHIM, Han-Na JO, Jung-Hoon SHIN, Joon-Young KOH