Patents by Inventor Jorg Gliese

Jorg Gliese has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100308863
    Abstract: An integrated semiconductor circuit has a regular array of logic function blocks (L) and a regular array of wiring zones (X) corresponding thereto. The wiring lines in at least one wiring layer of a wiring zone (X) are realized as line segments that are continuous within the wiring zone and are interrupted at zone boundaries. Furthermore, the semiconductor circuit comprises driver cells that surround a logic cell of the logic function block in an L-shaped manner.
    Type: Application
    Filed: May 14, 2010
    Publication date: December 9, 2010
    Inventors: Jörg Gliese, Winfried Kamp, Siegmar Köppe, Michael Scheppler
  • Patent number: 7755110
    Abstract: An integrated semiconductor circuit has a regular array of logic function blocks (L) and a regular array of wiring zones (X) corresponding thereto. The wiring lines in at least one wiring layer of a wiring zone (X) are realized as line segments that are continuous within the wiring zone and are interrupted at zone boundaries. Furthermore, the semiconductor circuit comprises driver cells that surround a logic cell of the logic function block in an L-shaped manner.
    Type: Grant
    Filed: March 24, 2005
    Date of Patent: July 13, 2010
    Assignee: Infineon Technologies AG
    Inventors: Jörg Gliese, Winfried Kamp, Siegmar Köppe, Michael Scheppler
  • Patent number: 7432736
    Abstract: A logic basic cell contains a first logic function block and a second logic function block for the logic combination of a first input signal and a second input signal in accordance with a predeterminable first or second logic subfunction, and a first logic transistor coupled to the first logic function block, having a gate terminal, at which a third input signal can be provided, and having a source/drain terminal at which the output signal can be provided. Furthermore, a second logic transistor coupled to the second logic function block is provided, having a gate terminal, at which a complementary signal with respect to the third input signal can be provided, and having a source/drain terminal, which is coupled to the source/drain terminal of the first logic transistor.
    Type: Grant
    Filed: February 21, 2005
    Date of Patent: October 7, 2008
    Assignee: Infineon Technologies AG
    Inventor: Jorg Gliese
  • Patent number: 7425842
    Abstract: A logic basic cell for processing a first and a second data signal, having a multiplex device for multiplexing the first and second data signals in a multiplex operating state, having a logic device for forming a logic combination of the first and second data signals in accordance with a selectable logic function in a logic function operating state, it being possible to provide, as an output signal, one of the first and second data signals during the multiplex operating state and the logic combination of the first and second data signals in accordance with the selected logic function during the logic function operating state. The logic basic cell contains a control unit, which predetermines, based on a control signal, the logic basic cell operates in the multiplex operating state or in the logic function operating state.
    Type: Grant
    Filed: May 16, 2005
    Date of Patent: September 16, 2008
    Assignee: Infineon Technologies AG
    Inventor: Jorg Gliese
  • Patent number: 7386812
    Abstract: Logic basic cell and logic basic cell arrangement having a plurality of logic basic cells. A logic basic cell includes at least six data signal inputs, a first logic function block and a second logic function block, at least one logic function configuration input, a first multiplexer and a second multiplexer.
    Type: Grant
    Filed: November 22, 2004
    Date of Patent: June 10, 2008
    Assignee: Infineon Technologies AG
    Inventors: Jörg Gliese, Mirko Sauermann
  • Patent number: 7279936
    Abstract: A logic basic cell, a logic basic cell arrangement, and a logic device. A logic basic cell is provided for forming a logic combination of two data signals in accordance with a logic function that can be selected by means of a plurality of logic selection elements, having four data signal inputs, to which two data signals and the logically complementary data signals thereof can be applied, and having six logic selection elements between the data signal inputs. At a data signal output, the logic combination of the two data signals in accordance with the logic function selected by means of the logic selection elements can be provided as output signal.
    Type: Grant
    Filed: December 7, 2004
    Date of Patent: October 9, 2007
    Assignee: Infineon Technologies AG
    Inventors: Jörg Gliese, Tim Schönauer
  • Patent number: 7199618
    Abstract: A logic circuit arrangement including at least two data signal inputs, at which at least two data signals are provided, a first signal path coupled to the data signal inputs, and having a plurality of transistors of a first conduction type, and a plurality of control inputs coupled to the transistors.
    Type: Grant
    Filed: November 19, 2004
    Date of Patent: April 3, 2007
    Assignee: Infineon Technologies AG
    Inventors: Jörg Gliese, Michael Scheppler
  • Publication number: 20050285622
    Abstract: A logic basic cell for processing a first and a second data signal, having a multiplex device for multiplexing the first and second data signals in a multiplex operating state, having a logic device for forming a logic combination of the first and second data signals in accordance with a selectable logic function in a logic function operating state, it being possible to provide, as an output signal, one of the first and second data signals during the multiplex operating state and the logic combination of the first and second data signals in accordance with the selected logic function during the logic function operating state. The logic basic cell contains a control unit, which predetermines, based on a control signal, the logic basic cell operates in the multiplex operating state or in the logic function operating state.
    Type: Application
    Filed: May 16, 2005
    Publication date: December 29, 2005
    Applicant: Infineon Technologies AG
    Inventor: Jorg Gliese
  • Publication number: 20050253625
    Abstract: A logic basic cell, a logic basic cell arrangement, and a logic device. A logic basic cell is provided for forming a logic combination of two data signals in accordance with a logic function that can be selected by means of a plurality of logic selection elements, having four data signal inputs, to which two data signals and the logically complementary data signals thereof can be applied, and having six logic selection elements between the data signal inputs. At a data signal output, the logic combination of the two data signals in accordance with the logic function selected by means of the logic selection elements can be provided as output signal.
    Type: Application
    Filed: December 7, 2004
    Publication date: November 17, 2005
    Applicant: Infineon Technologies AG
    Inventors: Jorg Gliese, Tim Schonauer
  • Publication number: 20050212562
    Abstract: An integrated semiconductor circuit has a regular array of logic function blocks (L) and a regular array of wiring zones (X) corresponding thereto. The wiring lines in at least one wiring layer of a wiring zone (X) are realized as line segments that are continuous within the wiring zone and are interrupted at zone boundaries. Furthermore, the semiconductor circuit comprises driver cells that surround a logic cell of the logic function block in an L-shaped manner.
    Type: Application
    Filed: March 24, 2005
    Publication date: September 29, 2005
    Inventors: Jorg Gliese, Winfried Kamp, Siegmar Koppe, Michael Scheppler
  • Publication number: 20050140389
    Abstract: Logic basic cell and logic basic cell arrangement having a plurality of logic basic cells. A logic basic cell includes at least six data signal inputs, a first logic function block and a second logic function block, at least one logic function configuration input, a first multiplexer and a second multiplexer.
    Type: Application
    Filed: November 22, 2004
    Publication date: June 30, 2005
    Applicant: Infineon Technologies AG
    Inventors: Jorg Gliese, Mirko Sauermann
  • Publication number: 20050134317
    Abstract: A logic circuit arrangement contains at least two data signal inputs, at which at least two data signals can be provided, and contains a first signal path having a plurality of transistors of a first conduction type, said signal path being coupled to the data signal inputs. The logic circuit arrangement furthermore contains a plurality of control inputs coupled to the transistors.
    Type: Application
    Filed: November 19, 2004
    Publication date: June 23, 2005
    Applicant: Infineon Technologies AG
    Inventors: Jorg Gliese, Michael Scheppler
  • Patent number: 6049859
    Abstract: The subject matter of the application essentially relates to a matrix array of processor units, each processor unit having, in addition to an arithmetic logic unit and a result register bank, a further arithmetic logic unit, a multiplier/adder unit, a storage unit of a distributed screen section buffer and a local general purpose memory. The processor is distinguished by a high processing speed in conjunction with a small chip area and enables real-time processing even in the case of computation-intensive image processing methods such as 2D convolution, Gabor transformation, Gaussian or Laplacian pyramids, block matching, DCT or MPEG2.
    Type: Grant
    Filed: July 15, 1998
    Date of Patent: April 11, 2000
    Assignee: Siemens Aktiengesellschaft
    Inventors: Jorg Gliese, Ulrich Hachmann, Wolfgang Raab, Alexander Schackow, Ulrich Ramacher, Nikolaus Bruls, Rene Schuffny