Patents by Inventor Jorge P. Seidel

Jorge P. Seidel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5737234
    Abstract: The more highly integrated programmable circuits include several kinds of resources for implementing the user's logic diagram. The resources provided in the chip hardware are intended to implement functions commonly specified by a user, in order for a complex chip to efficiently implement a complex design, the features called for in the design must be matched with the resources offered in the chip hardware. The present invention evaluates a user's logic diagram in comparison to resources available on a particular chip and matches a plurality of features in the design to resources in the chip which can efficiently implement those features.
    Type: Grant
    Filed: June 27, 1996
    Date of Patent: April 7, 1998
    Inventors: Jorge P. Seidel, Steven K. Knapp
  • Patent number: 5574655
    Abstract: A method is described for configuring a general symbol to represent a specific symbol indicated by a user. The specific symbols are part of a library. A general symbol for which optimized implementations have been determined and stored is configured to implement the specific function specified by a user. Implementations provided for the general symbol include special functions which provide both high speed and small chip area.
    Type: Grant
    Filed: May 15, 1995
    Date of Patent: November 12, 1996
    Assignee: Xilinx, Inc.
    Inventors: Steven K. Knapp, Jorge P. Seidel
  • Patent number: 5553001
    Abstract: The more highly integrated programmable circuits include several kinds of resources for implementing the user's logic diagram. The resources provided in the chip hardware are intended to implement functions commonly specified by a user. In order for a complex chip to efficiently implement a complex design, the features called for in the design must be matched with the resources offered in the chip hardware. The present invention evaluates a user's logic diagram in comparison to resources available on a particular chip and matches a plurality of features in the design to resources in the chip which can efficiently implement those features.
    Type: Grant
    Filed: September 8, 1994
    Date of Patent: September 3, 1996
    Assignee: Xilinx, Inc.
    Inventors: Jorge P. Seidel, Steven K. Knapp
  • Patent number: 5499192
    Abstract: A set of module generators produce optimized implementations of particular circuit logic arithmetic functions for Field Programmable Gate Arrays (FPGAs) or other digital circuits. The module generators allow a circuit designer to spend more time actually designing and less time determining device-specific implementation details. The module generators accept a high level block diagram schematic of the circuit and automatically perform the detailed circuit design, including propagation of data types (precision and type) through the circuit, and low level circuit design optimization using a library of arithmetic and logic functions. The module generators are particularly useful for designs using field programmable gate arrays because of their unique architectures and ability to implement complex functions.
    Type: Grant
    Filed: June 30, 1994
    Date of Patent: March 12, 1996
    Assignee: XILINX, Inc.
    Inventors: Steven K. Knapp, Jorge P. Seidel, Steven H. Kelem
  • Patent number: 5337255
    Abstract: A method is disclosed for allowing a user to enter a register symbol in a schematic diagram and attach to the register symbol both asynchronous and synchronous reset inputs. The method further provides for automatically generating an equivalent circuit from the register symbol. In one embodiment, the user may also specify a constant value (including don't are values) to be returned in response to the reset signal. In a preferred embodiment the user may specify values to be returned in response to both asynchronous and synchronous reset signals. In a preferred embodiment the user can specify a prioritized list of values for the synchronous reset control.
    Type: Grant
    Filed: October 30, 1991
    Date of Patent: August 9, 1994
    Assignee: Xilinx, Inc.
    Inventors: Jorge P. Seidel, Arun K. Mandhania