Patents by Inventor Joris Baele

Joris Baele has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11721736
    Abstract: An electronic device can include a gate structure. In an embodiment, the gate structure can include a gate electrode including a doped semiconductor material, a metal-containing member, a pair of conductive sidewall spacers. The first metal-containing member can overlie the gate electrode. The conductive sidewall spacers can overlie the gate electrode and along opposite sides of the first metal-containing member. In another embodiment, the gate structure can include a gate electrode, a first metal-containing member overlying the gate electrode, and a second metal-containing member overlying the first metal-containing member. The first metal-containing member can have a length that is greater than the length of the second metal-containing member and substantially the same length as the gate electrode.
    Type: Grant
    Filed: February 10, 2021
    Date of Patent: August 8, 2023
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Aurore Constant, Joris Baele
  • Publication number: 20220262940
    Abstract: A High Electron Mobility Transistor (HEMT) includes a source, a drain, a channel layer extending between the source and the drain, a barrier layer formed in contact with the channel layer, and extending between the source and the drain, and a gate formed in contact with, and covering at least a portion of, the barrier layer. The gate has gate edge portions and a gate central portion, and dielectric spacers may be formed over the gate edge portions, with the dielectric spacers having a first width therebetween proximal to the gate, and a second width therebetween distal from the gate, where the second width is longer than the first width.
    Type: Application
    Filed: February 16, 2021
    Publication date: August 18, 2022
    Applicant: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Peter COPPENS, Peter MOENS, Joris BAELE
  • Publication number: 20220254894
    Abstract: An electronic device can include a gate structure. In an embodiment, the gate structure can include a gate electrode including a doped semiconductor material, a metal-containing member, a pair of conductive sidewall spacers. The first metal-containing member can overlie the gate electrode. The conductive sidewall spacers can overlie the gate electrode and along opposite sides of the first metal-containing member. In another embodiment, the gate structure can include a gate electrode, a first metal-containing member overlying the gate electrode, and a second metal-containing member overlying the first metal-containing member. The first metal-containing member can have a length that is greater than the length of the second metal-containing member and substantially the same length as the gate electrode.
    Type: Application
    Filed: February 10, 2021
    Publication date: August 11, 2022
    Applicant: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Aurore CONSTANT, Joris BAELE
  • Patent number: 10741494
    Abstract: An electronic device can include a semiconductor layer and a contact structure forming an ohmic contact with the layer. In an embodiment, the semiconductor layer can include a III-N material, and the contact structure includes a first phase and a second phase, wherein the first phase includes Al, the second phase includes a metal, and the first phase contacts the semiconductor layer. In another embodiment, the semiconductor layer can be a monocrystalline layer having a surface along a crystal plane. The contact structure can include a polycrystalline material including crystals having surfaces that contact the surface of the monocrystalline layer, wherein a lattice mismatch between the surface of the monocrystalline layer and the surfaces of the crystals is at most 20%.
    Type: Grant
    Filed: November 7, 2018
    Date of Patent: August 11, 2020
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Aurore Constant, Peter Coppens, Joris Baele
  • Publication number: 20200144194
    Abstract: An electronic device can include a semiconductor layer and a contact structure forming an ohmic contact with the layer. In an embodiment, the semiconductor layer can include a III-N material, and the contact structure includes a first phase and a second phase, wherein the first phase includes Al, the second phase includes a metal, and the first phase contacts the semiconductor layer. In another embodiment, the semiconductor layer can be a monocrystalline layer having a surface along a crystal plane. The contact structure can include a polycrystalline material including crystals having surfaces that contact the surface of the monocrystalline layer, wherein a lattice mismatch between the surface of the monocrystalline layer and the surfaces of the crystals is at most 20%.
    Type: Application
    Filed: November 7, 2018
    Publication date: May 7, 2020
    Applicant: Semiconductor Components Industries, LLC
    Inventors: Aurore CONSTANT, Peter COPPENS, Joris BAELE
  • Patent number: 9768247
    Abstract: A semiconductor device includes a charge-compensating region with a first structure disposed adjoining an end portion of the charge-compensating region. The first structure is configured to reduce charge-imbalances present in the charge-compensating region. In one embodiment, the first structure includes a trench that extends along the vertical depth of the charge-compensated trench so that the final charge-compensating region is provided without corner portions. In one embodiment, a material, such as a dielectric material and/or a polycrystalline semiconductor material, may be disposed within the trench and at least along the end portion of the charge-compensating region. Among other things, the first structure improves device electrical performance and manufacturing yields.
    Type: Grant
    Filed: May 6, 2016
    Date of Patent: September 19, 2017
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Samir Mouhoubi, Joris Baele
  • Patent number: 8115273
    Abstract: A integrated semiconductor device has a first semiconductor layer of a first conductivity type, a second semiconductor layer of the first conductivity type over the first layer, a third semiconductor layer of a second conductivity type over the second layer, an isolation trench extending through the entire depth of the second and third layers into the first layer, and a first region of the second conductivity type located next to the isolation trench and extending from an interface between the second and third layers, along an interface between the second layer and the isolation trench. This first region can help reduce a concentration of field lines where the isolation trench meets the interface of the second and third layers, and hence provide a better reverse breakdown characteristic.
    Type: Grant
    Filed: June 27, 2008
    Date of Patent: February 14, 2012
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Peter Moens, Filip Bauwens, Joris Baele
  • Patent number: 7709889
    Abstract: The present invention provides a semiconductor device (20) comprising a trench (5) formed in a semiconductor substrate formed of a stack (4) of layers (1,2,3), a layer (6) of a first, grown dielectric material covering sidewalls and bottom of the trench (5), the layer (6) including one or more notches (13) at the bottom of the trench (5) and one or more spacers (14) formed of a second, deposited dielectric material to fill the one or more notches (13) in the layer (6) formed of the first, grown dielectric material. The semiconductor device (20) according to the present invention shows improved breakdown voltage and on-resistance. The present invention furthermore provides a method for the manufacturing of such semiconductor devices (20).
    Type: Grant
    Filed: July 26, 2007
    Date of Patent: May 4, 2010
    Assignee: Semiconductor Components Industries, L.L.C.
    Inventors: Peter Moens, Filip Bauwens, Joris Baele, Marnix Tack
  • Publication number: 20090039460
    Abstract: A integrated semiconductor device has a first semiconductor layer of a first conductivity type, a second semiconductor layer of the first conductivity type over the first layer, a third semiconductor layer of a second conductivity type over the second layer, an isolation trench extending through the entire depth of the second and third layers into the first layer, and a first region of the second conductivity type located next to the isolation trench and extending from an interface between the second and third layers, along an interface between the second layer and the isolation trench. This first region can help reduce a concentration of field lines where the isolation trench meets the interface of the second and third layers, and hence provide a better reverse breakdown characteristic.
    Type: Application
    Filed: June 27, 2008
    Publication date: February 12, 2009
    Applicant: AMI SEMICONDUCTOR BELGIUM BVBA
    Inventors: Peter Moens, Filip Bauwens, Joris Baele
  • Publication number: 20090014785
    Abstract: The present invention provides a semiconductor device (20) comprising a trench (5) formed in a semiconductor substrate formed of a stack (4) of layers (1,2,3), a layer (6) of a first, grown dielectric material covering sidewalls and bottom of the trench (5), the layer (6) including one or more notches (13) at the bottom of the trench (5) and one or more spacers (14) formed of a second, deposited dielectric material to fill the one or more notches (13) in the layer (6) formed of the first, grown dielectric material. The semiconductor device (20) according to the present invention shows improved breakdown voltage and on-resistance. The present invention furthermore provides a method for the manufacturing of such semiconductor devices (20).
    Type: Application
    Filed: July 26, 2007
    Publication date: January 15, 2009
    Applicant: AMI Semiconductor Belgium BVBA
    Inventors: Peter Moens, Filip Bauwens, Joris Baele, Marnix Tack
  • Patent number: 6544889
    Abstract: This invention relates to a method for tungsten chemical vapor deposition on a semiconductor substrate, comprising positioning said substrate within a deposition chamber, heating said substrate and depositing under low pressure the tungsten on the substrate by contacting the latter with a mixture of gases flowing through the deposition chamber comprising tungsten hexafluoride (WF6), hydrogen (H2) and at least one carrier gas. The mixture of gases comprises also silane (SiH4) with such a flow rate that the flow ratio WF6/SiH4 is from 2.5 to 6, the flow rate of WF6 being from 30 to 60 sccm, while the pressure in the deposition chamber is maintained from 0.13 to 5.33 kPa (1 and 40 Torr).
    Type: Grant
    Filed: January 24, 2001
    Date of Patent: April 8, 2003
    Assignee: AMI Semiconductor Belgium BVBA
    Inventors: Hans Vercammen, Joris Baele
  • Publication number: 20020086110
    Abstract: This invention relates to a method for tungsten chemical vapor deposition on a semiconductor substrate, comprising positioning said substrate within a deposition chamber, heating said substrate and depositing under low pressure the tungsten on the substrate by contacting the latter with a mixture of gases flowing through the deposition chamber comprising tungsten hexafluoride (WF6), hydrogen (H2) and at least one carrier gas. The mixture of gases comprises also silane (SiH4) with such a flow rate that the flow ratio WF6/SiH4 is from 2.5 to 6, the flow rate of WF6 being from 30 to 60 sccm, while the pressure in the deposition chamber is maintained from 0.13 to 5.33 kPa (1 and 40 Torr).
    Type: Application
    Filed: January 24, 2001
    Publication date: July 4, 2002
    Inventors: Hans Vercammen, Joris Baele