Patents by Inventor Josef Halamik

Josef Halamik has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8964444
    Abstract: A one-time programmable memory includes a first one-time programmable memory cell including a fuse core having an input terminal for receiving a trim signal, an output terminal for providing a sense signal, and a fuse. The fuse core conducts current through the fuse in response to the trim signal. The one-time programmable memory cell also includes a sense circuit having an input terminal coupled to the output terminal of the fuse core, and an output terminal for providing a termination signal, and a logic circuit having a first input terminal for receiving a program enable signal, a second input terminal for receiving a data signal, a third input terminal coupled to the output terminal of the sense circuit for receiving the termination signal, and an output terminal coupled to the input terminal of the fuse core for providing the trim signal.
    Type: Grant
    Filed: April 25, 2012
    Date of Patent: February 24, 2015
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Jefferson W. Hall, Josef Halamik, Pavel Londak
  • Publication number: 20130286710
    Abstract: A one-time programmable memory includes a first one-time programmable memory cell including a fuse core having an input terminal for receiving a trim signal, an output terminal for providing a sense signal, and a fuse. The fuse core conducts current through the fuse in response to the trim signal. The one-time programmable memory cell also includes a sense circuit having an input terminal coupled to the output terminal of the fuse core, and an output terminal for providing a termination signal, and a logic circuit having a first input terminal for receiving a program enable signal, a second input terminal for receiving a data signal, a third input terminal coupled to the output terminal of the sense circuit for receiving the termination signal, and an output terminal coupled to the input terminal of the fuse core for providing the trim signal.
    Type: Application
    Filed: April 25, 2012
    Publication date: October 31, 2013
    Inventors: Jefferson W. Hall, Josef Halamik, Pavel Londak
  • Patent number: 7826238
    Abstract: A power control system (25) uses two separate currents to control a startup operation of the power control system (25). The two currents are shunted to ground to inhibit operation of the power control system (25) and one of the two currents is disabled to minimize power dissipation. The two independently controlled currents are generated by a multiple output current high voltage device (12) responsively to two separate control signals (23,24).
    Type: Grant
    Filed: April 16, 2007
    Date of Patent: November 2, 2010
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Josef Halamik, Jefferson W. Hall
  • Patent number: 7733155
    Abstract: In one embodiment, a low power voltage detection circuit includes a first voltage detection device that receives power from an input voltage and a second voltage detection device receives power from an output of the low power voltage detection circuit.
    Type: Grant
    Filed: June 6, 2005
    Date of Patent: June 8, 2010
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Frantisek Sukup, Josef Halamik, Christophe Basso
  • Publication number: 20090027087
    Abstract: In one embodiment, a low power voltage detection circuit includes a first voltage detection device that receives power from an input voltage and a second voltage detection device receives power from an output of the low power voltage detection circuit.
    Type: Application
    Filed: June 6, 2005
    Publication date: January 29, 2009
    Inventors: Frantisek Sukup, Josef Halamik, Christophe Basso
  • Patent number: 7321499
    Abstract: In one embodiment, a power supply controller uses a ramp signal to form current sense ramp compensation.
    Type: Grant
    Filed: November 2, 2005
    Date of Patent: January 22, 2008
    Assignee: Semiconductor Components Industries, L L C
    Inventors: Josef Halamik, Radim Mlcousek, Pavel Londak
  • Publication number: 20070190700
    Abstract: A power control system (25) uses two separate currents to control a startup operation of the power control system (25). The two currents are shunted to ground to inhibit operation of the power control system (25) and one of the two currents is disabled to minimize power dissipation. The two independently controlled currents are generated by a multiple output current high voltage device (12) responsively to two separate control signals (23,24).
    Type: Application
    Filed: April 16, 2007
    Publication date: August 16, 2007
    Inventors: Josef Halamik, Jefferson Hall
  • Patent number: 7227203
    Abstract: A power control system (25) uses two separate currents to control a startup operation of the power control system (25). The two currents are shunted to ground to inhibit operation of the power control system (25) and one of the two currents is disabled to minimize power dissipation. The two independently controlled currents are generated by a multiple output current high voltage device (12) responsively to two separate control signals (23,24).
    Type: Grant
    Filed: June 8, 2005
    Date of Patent: June 5, 2007
    Assignee: Semiconductor Components Industries, L.L.C.
    Inventors: Josef Halamik, Jefferson W. Hall
  • Publication number: 20070096699
    Abstract: In one embodiment, a power supply controller uses a ramp signal to form current sense ramp compensation.
    Type: Application
    Filed: November 2, 2005
    Publication date: May 3, 2007
    Inventors: Josef Halamik, Radim Mlcousek, Pavel Londak
  • Publication number: 20050225362
    Abstract: A power control system (25) uses two separate currents to control a startup operation of the power control system (25). The two currents are shunted to ground to inhibit operation of the power control system (25) and one of the two currents is disabled to minimize power dissipation. The two independently controlled currents are generated by a multiple output current high voltage device (12) responsively to two separate control signals (23,24).
    Type: Application
    Filed: June 8, 2005
    Publication date: October 13, 2005
    Inventors: Josef Halamik, Jefferson Hall
  • Patent number: 6943069
    Abstract: A power control system (25) uses two separate currents to control a startup operation of the power control system (25). The two currents are shunted to ground to inhibit operation of the power control system (25) and one of the two currents is disabled to minimize power dissipation. The two independently controlled currents are generated by a multiple output current high voltage device (12) responsively to two separate control signals (23, 24).
    Type: Grant
    Filed: October 14, 2003
    Date of Patent: September 13, 2005
    Assignee: Semiconductor Components Industries, L.L.C.
    Inventors: Josef Halamik, Jefferson W. Hall
  • Patent number: 6940320
    Abstract: A power control system uses two separate currents to control a startup operation of the power control system. One of the currents has a small value and is used to charge an output voltage to an initial value. Once the initial value is reached, a second current that has a large value is used to charge the output voltage to an operating voltage value.
    Type: Grant
    Filed: October 14, 2003
    Date of Patent: September 6, 2005
    Assignee: Semiconductor Components Industries, L.L.C.
    Inventors: Frantisek Sukup, Josef Halamik, Jefferson W. Hall
  • Publication number: 20050077933
    Abstract: A power control system uses two separate currents to control a startup operation of the power control system. One of the currents has a small value and is used to charge an output voltage to an initial value. Once the initial value is reached, a second current that has a large value is used to charge the output voltage to an operating voltage value.
    Type: Application
    Filed: October 14, 2003
    Publication date: April 14, 2005
    Inventors: Frantisek Sukup, Josef Halamik, Jefferson Hall
  • Publication number: 20050077551
    Abstract: A power control system (25) uses two separate currents to control a startup operation of the power control system (25). The two currents are shunted to ground to inhibit operation of the power control system (25) and one of the two currents is disabled to minimize power dissipation. The two independently controlled currents are generated by a multiple output current high voltage device (12) responsively to two separate control signals (23, 24).
    Type: Application
    Filed: October 14, 2003
    Publication date: April 14, 2005
    Inventors: Josef Halamik, Jefferson Hall
  • Publication number: 20030231050
    Abstract: A voltage reference circuit (20) has two J-FET transistors (22,25) that are formed to cooperate to supply a reference voltage that is stable over a wide range of supply voltages and temperatures. One transistor operates in the drain current saturation mode and the other transistor operates in a triode mode.
    Type: Application
    Filed: June 14, 2002
    Publication date: December 18, 2003
    Applicant: Semiconductor Components Industries, LLC
    Inventors: Frantisek Sukup, Josef Halamik
  • Patent number: 6633193
    Abstract: A switching device (20) is formed to generate a ramp voltage by using a capacitor (48) formed on the semiconductor die (90) with the switching device (20). The switching device (20) drives a high-power device to conduct load currents for a load. The ramp voltage is used to gradually increase the drive that is applied to the high-power device in order to gradually increase the current conducted by the high-power device.
    Type: Grant
    Filed: April 8, 2002
    Date of Patent: October 14, 2003
    Assignee: Wells Fargo Bank Minnesota, National Association, as Collateral Agent
    Inventors: Josef Halamik, Frantisek Sukup
  • Publication number: 20030189454
    Abstract: A switching device (20) is formed to generate a ramp voltage by using a capacitor (48) formed on the semiconductor die (90) with the switching device (20). The switching device (20) drives a high-power device to conduct load currents for a load. The ramp voltage is used to gradually increase the drive that is applied to the high-power device in order to gradually increase the current conducted by the high-power device.
    Type: Application
    Filed: April 8, 2002
    Publication date: October 9, 2003
    Applicant: Semiconductor Components Industries, LLC
    Inventors: Josef Halamik, Frantisek Sukup
  • Patent number: 6605978
    Abstract: A voltage detection device (10, 30) utilizes grounded gate J-FET transistors (16,17,18) to detect desired input voltage values. The grounded gate J-FET transistors (16,17,18) function in different modes as the input voltage varies to facilitate detecting the desired input voltage values.
    Type: Grant
    Filed: September 25, 2002
    Date of Patent: August 12, 2003
    Assignee: Semiconductor Components Industries LLC
    Inventors: Josef Halamik, Frantisek Sukup
  • Patent number: 6587357
    Abstract: A regulated self-supply power controller for a switched-mode power supply includes an operational voltage supply line having a voltage magnitude that varies between two voltage magnitudes. A controllable power source is intermittently coupled to a capacitor, which is coupled to the operational voltage supply line, on the basis of the variation of the operational voltage supply line voltage magnitude between the two voltage magnitudes.
    Type: Grant
    Filed: November 8, 2000
    Date of Patent: July 1, 2003
    Assignee: Semiconductor Components Industries LLC
    Inventors: Josef Halamik, Jefferson W. Hall
  • Patent number: 6392906
    Abstract: A pwm controller 10 which includes a Vcc node (pin 6); a start-up current source 180 connected to the Vcc node; and a driver circuit 150, 190 also connected to the Vcc node, wherein the pwm controller 10 is arranged to operate in a first phase in which the start-up current source supplies 180 current to the Vcc node but the driver circuit is turned off; a second phase in which the driver circuit 150, 190 is enabled and draws current from the Vcc node; and a third phase in which both the start-up current source 180 and the driver circuit 150, 190 are turned off whereby very little current may be drawn from the Vcc node (pin 6) during the third phase.
    Type: Grant
    Filed: May 26, 2000
    Date of Patent: May 21, 2002
    Assignee: Semiconductor Components Industries LLC
    Inventors: Francois L'Hermite, Joel Turchi, Josef Halamik