Patents by Inventor Joseph H. End, III

Joseph H. End, III has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7343457
    Abstract: A memory controller for managing memory requests from a plurality of requesters to a plurality of memory banks is disclosed. The memory controller includes an arbiter, a first path controller, a second path controller, and a synchronizer. The arbiter is configured to receive the memory requests from the plurality of requesters and identify requests for processing responsive to the requested memory banks. The first and second path controllers are coupled to the arbiter and the plurality of memory banks with the first path controller configured to process the first memory request and the second path controller configured to process the second memory request. The synchronizer is coupled between the first path controller and the second path controller for synchronizing the first and second path controllers such that the first and second memory requests processed by the first and second path controllers, respectively, do not conflict.
    Type: Grant
    Filed: August 1, 2003
    Date of Patent: March 11, 2008
    Assignee: Unisys Corporation
    Inventor: Joseph H. End, III
  • Patent number: 7287099
    Abstract: Numerous shortcomings exist in prior generation adapter cards for supporting remote consoles for multipartition computer systems. Emulation using memory in the adapter card supports some remote functions so that they appear to be resident on the host computer system to each partition. Additionally, the host computer system memory can be used in one mode to support the emulation of extended mode video console support functions. Scoreboarding and hardware compression are used to limit the volume of data required to be updated to support the emulation.
    Type: Grant
    Filed: March 18, 2003
    Date of Patent: October 23, 2007
    Assignee: Unisys Corporation
    Inventors: Terrence V. Powderly, Joseph H. End, III, Timothy C. Sell
  • Patent number: 7185041
    Abstract: A division operation is simulated by performing multiple subtractions, in parallel, each of which represents the subtraction of a different multiple of the divisor from the dividend. Each subtraction produces a possible remainder value, but only one subtraction will result in a valid remainder—the one representing the divisor multiplied by the actual quotient that would result from the division operation—and that remainder is then identified as the modulo output of the division operation.
    Type: Grant
    Filed: October 5, 2001
    Date of Patent: February 27, 2007
    Assignee: Unisys Corporation
    Inventor: Joseph H. End, III
  • Patent number: 6624762
    Abstract: The present invention is directed to an improved system for creating LZW compressed files by executing the LZW data compression algorithm on a plurality of special-purposed pipelined processing units, each of which contains hardware-embedded control algorithms. The data paths of the plurality of processors, together with the state machines that control the flow of data through them, provide pipelined execution of the LZW algorithm. For example, at the same instant, processor three can be processing a first input byte, processor two can be processing a second input byte, and processor one can be processing a third input byte.
    Type: Grant
    Filed: April 11, 2002
    Date of Patent: September 23, 2003
    Assignee: Unisys Corporation
    Inventor: Joseph H End, III
  • Patent number: 5574730
    Abstract: Apparatus and method that incorporate bussed test access port interface into a system control interface for testing and controlling system logic boards in a manner that is fully compliant with the IEEE 1149.1 standard, while conserving system controller card signals. The apparatus incorporates six signals per interface, which includes the five standard signals as defined by IEEE 1149.1 standard plus a maintenance enable (ME) signal. Four of the standard signals, TCK, TMS, TDI and TRST* are bussed among multiple system logic boards, while the ME signals and the TDO signals are connected in a point-to-point manner between the system controller card and system logic boards. Instruction and data on the TCK, TMS, TDI, and TRST* signals are simultaneously bussed to all system logic boards. These four signals are received by each system logic board through an interface enable circuit, controlled by the ME signal line.
    Type: Grant
    Filed: January 31, 1995
    Date of Patent: November 12, 1996
    Assignee: Unisys Corporation
    Inventors: Joseph H. End, III, Todd M. Rimmer, Andrew F. Sanderson