Patents by Inventor Joseph O. Sinniger

Joseph O. Sinniger has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5276513
    Abstract: First circuit apparatus, comprising a given number of prior-art image-pyramid stages, together with second circuit apparatus, comprising the same given number of novel motion-vector stages, perform cost-effective hierarchical motion analysis (HMA) in real time, with minimum system processing delay and/or employing minimum hardware structure. Specifically, the first and second circuit apparatus, in response to relatively high-resolution image data from an ongoing input series of successive given pixel-density image-data frames that occur at a relatively high frame rate (e.g., 30 frames per second), derives, after a certain processing-system delay, an ongoing output series of successive given pixel-density vector-data frames that occur at the same given frame rate. Each vector-data frame is indicative of image motion occurring between each pair of successive image frames.
    Type: Grant
    Filed: June 10, 1992
    Date of Patent: January 4, 1994
    Assignee: RCA Thomson Licensing Corporation
    Inventors: Gooitzen S. van der Wal, Joseph O. Sinniger, Charles H. Anderson
  • Patent number: 4709394
    Abstract: The amount of hardware required to implement a Burt Pyramid or an FSD (filter-subtract-decimate) pyramid analyzer (or synthesizer) stage of a sampled temporal signal representing an n-dimensional information component or (such as a video signal) is substantially reduced by employing a time-synchronized multiplexed analyzer stage to derive (or a time-synchronized multiplexed synthesizer stage that is responsive to) a single serial stream of samples of a predetermined plural number of sub-spectra that are arranged in a predetermined temporal order format with respect to one another in accordance with each of a given set of time synchronized, repetitively generated, serially applied control signals.
    Type: Grant
    Filed: August 23, 1985
    Date of Patent: November 24, 1987
    Assignee: RCA Corporation
    Inventors: Roger F. Bessler, James H. Arbeiter, Joseph O. Sinniger
  • Patent number: 4638498
    Abstract: A means to set spark timing in accordance with engine speed includes a counter to count clock pulses between engine speed reference pulses. A read-only memory has successive memory locations each storing an addend quantity and a repeats number. An adder unit, including an accumulator, operates to access the memory locations, and to add the addend quantities to the contents of the accumulator repeatedly a number of times equal to the respective repeats numbers. A comparator produces an ignition firing pulse when the contents of the accumulator corresponds with the reference period number provided by the counter.
    Type: Grant
    Filed: September 27, 1985
    Date of Patent: January 20, 1987
    Assignee: RCA Corporation
    Inventors: Joseph O. Sinniger, Anthony D. Robbi
  • Patent number: 4575809
    Abstract: A means to set spark timing in accordance with engine speed includes a counter to count clock pulses between engine speed reference pulses. A read-only memory has successive memory locations each storing an addend quantity and a repeats number. An adder unit, including an accumulator, operates to access the memory locations, and to add the addend quantities to the contents of the accumulator repeatedly a number of times equal to the respective repeats numbers. A comparator produces an ignition firing pulse when the contents of the accumulator corresponds with the reference period number provided by the counter.
    Type: Grant
    Filed: October 29, 1982
    Date of Patent: March 11, 1986
    Assignee: RCA Corporation
    Inventors: Joseph O. Sinniger, Anthony D. Robbi
  • Patent number: 4538262
    Abstract: A multiplex bus system comprises a master control unit (MCU) connected to at least one receiver-transmit unit (RTU) by a data bus. The MCU transmits to the RTU a message comprising a synchronization pulse of known duration and successive time spaced timing signals separated by time duration T marking the boundaries of data bits to be transmitted from the RTU to the MCU. The RTU includes a clock pulse source which utilizes the synchronization pulse to determine the frequency of the clock pulse source in P pulses per duration T. The value P is used in conjunction with the timing signals to create properly timed data determining signals in the data bits.
    Type: Grant
    Filed: August 3, 1983
    Date of Patent: August 27, 1985
    Assignee: RCA Corporation
    Inventors: Joseph O. Sinniger, Richard M. Peterson
  • Patent number: 4408296
    Abstract: A means to set spark timing in accordance with engine speed includes a counter to count clock pulses between engine speed reference pulses. A read-only memory has successive memory locations storing an addend quantity and a repeats number. An adder unit, including an accumulator, operates to access the memory locations, and to add the addend quantities to the contents of the accumulator repeatedly a number of times equal to the respective repeats numbers. A comparator produces an ignition firing pulse when the contents of the accumulator corresponds with the reference period number provided by the counter. Improved memory addressing means facilitates altering the spark advance in accordance with a sensed condition such as manifold vacuum, and conserves memory space.
    Type: Grant
    Filed: August 27, 1980
    Date of Patent: October 4, 1983
    Assignee: RCA Corporation
    Inventors: Anthony D. Robbi, Joseph O. Sinniger
  • Patent number: 4375209
    Abstract: A means to set spark timing in accordance with engine speed includes a counter to count clock pulses between engine speed reference pulses. A read-only memory has successive memory locations each storing an addend quantity and a repeats number. An adder unit, including an accumulator, operates to access the memory locations, and to add the addend quantities to the contents of the accumulator repeatedly a number of times equal to the respective repeats numbers. A comparator produces an ignition firing pulse when the contents of the accumulator corresponds with the reference period number provided by the counter.
    Type: Grant
    Filed: June 20, 1980
    Date of Patent: March 1, 1983
    Assignee: RCA Corporation
    Inventors: Joseph O. Sinniger, Anthony D. Robbi
  • Patent number: 4365202
    Abstract: A digitized duty cycle pulse generator capable of resolution finer than the period of the available source clock signal. The invention comprises a means for generating a clock pulse signal having a repetition of f.sub.c, counter means responsive to said clock pulse signal to cycle iteratively through a count of n, and storage means for storing a variable binary value m, where m<n and m is the length of the desired duty cycle pulse, and where m/n is the duty cycle. Also provided are logic means comprising comparator means responsive to the instantaneous count l in said counter means and the value m in said storage means when m is not an integer to produce a first logic level signal when l<m and a second logic level signal when l>m during first selected cycles of said counter means through said count of n, and to produce said first logic level signal when l<(m+1) and said second logic level signal when l>(m+1) and during second selected cycles of said counter means through said count of n.
    Type: Grant
    Filed: August 25, 1980
    Date of Patent: December 21, 1982
    Assignee: RCA Corporation
    Inventor: Joseph O. Sinniger