Patents by Inventor Joseph Rayhawk

Joseph Rayhawk has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7200786
    Abstract: Methods and apparatus for analyzing memory defects in an embedded memory are described. According to certain embodiments, the analysis can be performed “at-speed” and can be used to analyze multi-bit failures in words of a word-oriented memory. According to some embodiments, the analysis comprises updating a record of column defects not repaired by spare rows as the memory is being tested. The record can be evaluated after a test to determine whether a repair strategy can successfully repair a memory-under-test.
    Type: Grant
    Filed: December 30, 2003
    Date of Patent: April 3, 2007
    Inventors: Wu-Tung Cheng, Joseph Rayhawk, Xiaogang Du
  • Publication number: 20050204231
    Abstract: A method of performing a built-in-self-test (BIST) of at least one memory element of a circuit is disclosed. In a specific example, a determination is made during running of a BIST whether one or more algorithms are to be run. If any algorithm is not designated for running, the particular algorithm is skipped and the test moves to other algorithms to be run. A BIST controller is configured to perform a group of test algorithms. Certain algorithms from the group may be checked to see if they are to be run or bypassed. A delay or skip state is desirably interposed following the inclusion of a particular algorithm and prior to the start of a next algorithm. A determination is made during the delay or skip state whether the next algorithm is to be run. The user may also have the option of running all of the algorithms if desired for performance of a particular BIST.
    Type: Application
    Filed: June 4, 2004
    Publication date: September 15, 2005
    Inventors: Nilanjan Mukherjee, Joseph Rayhawk, Amrendra Kumar
  • Publication number: 20040210803
    Abstract: Methods and apparatus for analyzing memory defects in an embedded memory are described. According to certain embodiments, the analysis can be performed “at-speed” and can be used to analyze multi-bit failures in words of a word-oriented memory. According to some embodiments, the analysis comprises updating a record of column defects not repaired by spare rows as the memory is being tested. The record can be evaluated after a test to determine whether a repair strategy can successfully repair a memory-under-test.
    Type: Application
    Filed: December 30, 2003
    Publication date: October 21, 2004
    Applicant: Mentor Graphics Corporation
    Inventors: Wu-Tung Cheng, Joseph Rayhawk, Xiaogang Du