Patents by Inventor Josephus Henricus Bartholomeus Van Der Zanden

Josephus Henricus Bartholomeus Van Der Zanden has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11482501
    Abstract: Example embodiments relate to amplifiers having improved stability.
    Type: Grant
    Filed: June 19, 2020
    Date of Patent: October 25, 2022
    Assignee: Ampleon Netherlands B.V.
    Inventors: Yi Zhu, Josephus Henricus Bartholomeus Van Der Zanden, Rob Mathijs Heeres
  • Publication number: 20220246553
    Abstract: Example embodiments relate to amplifiers haying improved stability.
    Type: Application
    Filed: June 19, 2020
    Publication date: August 4, 2022
    Inventors: Yi Zhu, Josephus Henricus Bartholomeus Van Der Zanden, Rob Mathijs Heeres
  • Publication number: 20220200550
    Abstract: Example embodiments relate to power amplifier devices and semiconductor dies. One example power amplifier device includes a semiconductor die having a first input terminal and a first output terminal. The power amplifier device also includes a power transistor integrated on the semiconductor die and including a second input terminal and a second output terminal arranged at an input side and output side of the power transistor, respectively. The power transistor has an output capacitance. Further, the power amplifier device includes a shunt network that includes a plurality of first bondwires arranged in series with a first capacitor. The first capacitor is arranged near the input side of the power transistor. At one end of the shunt network one end of the plurality of first bondwires is coupled to the second output terminal. Additionally, the power amplifier includes a pair of coupled lines formed on the semiconductor die.
    Type: Application
    Filed: December 17, 2021
    Publication date: June 23, 2022
    Inventor: Josephus Henricus Bartholomeus Van Der Zanden
  • Publication number: 20220173057
    Abstract: Example embodiments relate to RF amplifier packages. One example RF amplifier package includes an input terminal, an output terminal, a substrate, a first DC blocking capacitor having a first terminal and a grounded second terminal, and a second conductor die mounted on the substrate. The semiconductor die includes a semiconductor substrate, an RE power field-effect transistor (FET) integrated on the semiconductor substrate, a gate bondbar, a first drain bondbar, a second drain bondbar, and a plurality of first bondwires connecting the second drain bondbar to the first terminal of the first DC blocking capacitor. The RF power FET includes a plurality of gate fingers that are electrically connected to the gate bondbar and that each extend from the gate bondbar towards the first drain bondbar and underneath the second drain bondbar, a first set of drain fingers, and a second set of drain fingers.
    Type: Application
    Filed: November 29, 2021
    Publication date: June 2, 2022
    Inventors: Josephus Henricus Bartholomeus Van der Zanden, Daniel Maassen
  • Patent number: 10685927
    Abstract: A packaged RF power amplifier comprises an output network coupled to the output of a RF power transistor, which output network comprises a plurality of first bondwires extending along a first direction between the output of transistor and an output lead of the package, a series connection of a second inductor and a first capacitor between the output of the RF power transistor and ground, and a series connection of a third inductor and a second capacitor connected in between ground and the junction between the second inductor and the first capacitor. The first and second capacitors are integrated on a single passive die and the third inductor comprises a first part and a second part connected in series, wherein the first part extends at least partially along the first direction, and wherein the second part extends at least partially in a direction opposite to the first direction.
    Type: Grant
    Filed: August 23, 2017
    Date of Patent: June 16, 2020
    Assignee: Ampleon Netherlands B.V.
    Inventors: Johannes Adrianus Maria De Boet, Yi Zhu, Yuri Volokhine, Vittorio Cuoco, Albertus Gerardus Wilhelmus Philipus Van Zuijlen, Iordan Konstantlnov Sveshtarov, Josephus Henricus Bartholomeus Van der Zanden
  • Patent number: 9406659
    Abstract: A transistor arrangement comprising an electrically conductive substrate; a semiconductor body including a transistor structure, the transistor structure including a source terminal connected to said substrate; a bond pad providing a connection to the transistor structure configured to receive a bond wire; wherein the semiconductor body includes an RF-return current path for carrying return current associated with said bond wire, said RF-return current path comprising a strip of metal arranged on said body, said strip configured such that it extends beneath said bond pad and is connected to said source terminal of the transistor structure.
    Type: Grant
    Filed: October 27, 2014
    Date of Patent: August 2, 2016
    Assignee: Ampleon Netherlands B.V.
    Inventors: Petra Christina Anna Hammes, Josephus Henricus Bartholomeus van der Zanden, Rob Mathijs Heeres, Albert Gerardus Wilhelmus Philipus van Zuijlen
  • Patent number: 9190970
    Abstract: An integrated power amplifier circuit is disclosed. The circuit comprises: first and second amplifiers fabricated on one or more dies, the one or more dies being mounted on a support structure; a first set of one or more connection elements connected to the first amplifier and passing above a portion of the support structure; and a second set of one or more connection elements connected to the second amplifier and passing above a portion of the support structure. The support structure comprises at least one void, at least a portion of the at least one void being positioned directly underneath at least one of the first and second sets of one or more connection elements.
    Type: Grant
    Filed: November 14, 2013
    Date of Patent: November 17, 2015
    Assignee: NXP B.V.
    Inventors: Vittorio Cuoco, Josephus Henricus Bartholomeus van der Zanden, Albert Gerardus Wilhelmus Philipus van Zuijlen
  • Publication number: 20150115343
    Abstract: A transistor arrangement comprising an electrically conductive substrate; a semiconductor body including a transistor structure, the transistor structure including a source terminal connected to said substrate; a bond pad providing a connection to the transistor structure configured to receive a bond wire; wherein the semiconductor body includes an RF-return current path for carrying return current associated with said bond wire, said RF-return current path comprising a strip of metal arranged on said body, said strip configured such that it extends beneath said bond pad and is connected to said source terminal of the transistor structure.
    Type: Application
    Filed: October 27, 2014
    Publication date: April 30, 2015
    Inventors: Petra Christina Anna Hammes, Josephus Henricus Bartholomeus van der Zanden, Rob Mathijs Heeres, Albert Gerardus Wilhelmus Philipus van Zuijlen
  • Patent number: 9007129
    Abstract: The disclosure relates to an amplifier device comprising an integrated circuit die (701a; 701b) having a first amplifier (702a; 702b) and a second amplifier. A Doherty amplifier may be implemented in accordance with the present invention. The amplifier device also comprises a first connector (706a; 706b) having a first end coupled to the first amplifier and a second end for coupling with a circuit board (718a; 718b), a second connector (708a; 708b) having a first end coupled to the second amplifier (704a; 704b) and a second end for coupling with a circuit board (718a; 718b), a shielding member (710a; 710b) having a first end coupled to the integrated circuit die (701a; 701b) and a second end for coupling with a circuit board (718a; 718b), the shielding member (710a; 710b) situated at least partially between the second connector and the first connector (706a; 706b) and a capacitor. The capacitor has a first plate and a second plate.
    Type: Grant
    Filed: December 17, 2013
    Date of Patent: April 14, 2015
    Assignee: NXP, B.V.
    Inventors: Albert Gerardus Wilhelmus Philipus van Zuijlen, Vittorio Cuoco, Josephus Henricus Bartholomeus van der Zanden
  • Patent number: 8981433
    Abstract: A compensation network for a radiofrequency transistor is disclosed. The compensation network comprises first and second bonding bars for coupling to a first terminal of the RF transistor and a compensation capacitor respectively; one or more bond wires coupling the first and second bonding bars together; and a compensation capacitor formed from a first set of conductive elements coupled to the second bonding bar, the first set of conductive elements interdigitating with a second set of conductive elements coupled to a second terminal of the RF transistor.
    Type: Grant
    Filed: November 23, 2011
    Date of Patent: March 17, 2015
    Assignee: NXP, B.V.
    Inventors: Lukas Frederik Tiemeijer, Vittorio Cuoco, Rob Mathijs Heeres, Jan Anne van Steenwijk, Marnix Bernard Willemsen, Josephus Henricus Bartholomeus van der Zanden
  • Publication number: 20140167858
    Abstract: The disclosure relates to an amplifier device comprising an integrated circuit die (701a; 701b) having a first amplifier (702a; 702b) and a second amplifier. A Doherty amplifier may be implemented in accordance with the present invention. The amplifier device also comprises a first connector (706a; 706b) having a first end coupled to the first amplifier and a second end for coupling with a circuit board (718a; 718b), a second connector (708a; 708b) having a first end coupled to the second amplifier (704a; 704b) and a second end for coupling with a circuit board (718a; 718b), a shielding member (710a; 710b) having a first end coupled to the integrated circuit die (701a; 701b) and a second end for coupling with a circuit board (718a; 718b), the shielding member (710a; 710b) situated at least partially between the second connector and the first connector (706a; 706b) and a capacitor. The capacitor has a first plate and a second plate.
    Type: Application
    Filed: December 17, 2013
    Publication date: June 19, 2014
    Applicant: NXP B.V.
    Inventors: Albert Gerardus Wilhelmus Philipus van Zuijlen, Vittorio Cuoco, Josephus Henricus Bartholomeus van der Zanden
  • Publication number: 20140132353
    Abstract: An integrated power amplifier circuit is disclosed. The circuit comprises: first and second amplifiers fabricated on one or more dies, the one or more dies being mounted on a support structure; a first set of one or more connection elements connected to the first amplifier and passing above a portion of the support structure; and a second set of one or more connection elements connected to the second amplifier and passing above a portion of the support structure. The support structure comprises at least one void, at least a portion of the at least one void being positioned directly underneath at least one of the first and second sets of one or more connection elements.
    Type: Application
    Filed: November 14, 2013
    Publication date: May 15, 2014
    Applicant: NXP B.V.
    Inventors: Vittorio Cuoco, Josephus Henricus Bartholomeus van der Zanden, Albert Gerardus Wilhelmus Philipus van Zuijlen
  • Patent number: 8710924
    Abstract: The present invention relates to an amplifier comprising a plurality of Doherty amplifier cells each Doherty amplifier cell comprising an input and an output respectively connected to an input and an output of the amplifier, a main amplifier stage, a peak amplifier stage and a signal combining circuit configured to combine signals from outputs of the main and peak amplifiers and provide a combined signal to the output of the Doherty amplifier cell. Each cell comprises a controllable splitter having an input (connected to the input of the Doherty amplifier cell. The controllable splitter is configured to receive a splitter control signal and modify an amplitude and phase of a signal at the input of the Doherty amplifier cell in response to the splitter control signal.
    Type: Grant
    Filed: May 3, 2012
    Date of Patent: April 29, 2014
    Assignee: NXP, B.V.
    Inventors: Josephus Henricus Bartholomeus van der Zanden, Igor Blednov, Iouri Volokhine
  • Publication number: 20130120061
    Abstract: The present invention relates to an amplifier comprising a plurality of Doherty amplifier cells each Doherty amplifier cell comprising an input and an output respectively connected to an input and an output of the amplifier, a main amplifier stage, a peak amplifier stage and a signal combining circuit configured to combine signals from outputs of the main and peak amplifiers and provide a combined signal to the output of the Doherty amplifier cell. Each cell comprises a controllable splitter having an input connected to the input of the Doherty amplifier cell. The controllable splitter is configured to receive a splitter control signal and modify an amplitude and phase of a signal at the input of the Doherty amplifier cell in response to the splitter control signal.
    Type: Application
    Filed: May 3, 2012
    Publication date: May 16, 2013
    Applicant: NXP B.V.
    Inventors: Josephus Henricus Bartholomeus van der Zanden, Igor Blednov, Iouri Volokhine
  • Publication number: 20120132969
    Abstract: A compensation network for a radiofrequency transistor is disclosed. The compensation network comprises first and second bonding bars for coupling to a first terminal of the RF transistor and a compensation capacitor respectively; one or more bond wires coupling the first and second bonding bars together; and a compensation capacitor formed from a first set of conductive elements coupled to the second bonding bar, the first set of conductive elements interdigitating with a second set of conductive elements coupled to a second terminal of the RF transistor.
    Type: Application
    Filed: November 23, 2011
    Publication date: May 31, 2012
    Applicant: NXP B.V.
    Inventors: Lukas Frederik Tiemeijer, Vittorio Cuoco, Rob Mathijs Heeres, Jan Anne van Steenwijk, Marnix Bernard Willemsen, Josephus Henricus Bartholomeus van der Zanden
  • Patent number: 7948014
    Abstract: The invention relates to an electronic device having a semiconductor die comprising at least one RF-transistor (RFT) occupying a total RF-transistor active area (ARFT) on the die (DS). The total RF-transistor active area (ARFT) includes at least one transistor channel (C) having a channel width (W) and a channel length (L), and at least one bias cell (BC) for biasing the RF-transistor (RFT). The total bias cell active area (ABC) includes at least one transistor channel (C) having a channel width (W) and a channel length (L). The at least one bias cell (BC) occupies a total bias cell active area (ABC) on the die (SD). The total RF-transistor active area (ARFT) is substantially greater than the total bias cell active area (ABC). The total bias cell active area (ABC) has a common centre of area (COABC). The total RF-transistor active area (ARFT) has a common centre of area (COARF).
    Type: Grant
    Filed: May 11, 2006
    Date of Patent: May 24, 2011
    Assignee: NXP B.V.
    Inventor: Josephus Henricus Bartholomeus Van Der Zanden
  • Publication number: 20100252865
    Abstract: The invention relates to an electronic device having a semiconductor die comprising at least one RF-transistor (RFT) occupying a total RF-transistor active area (ARFT) on the die (DS). The total RF-transistor active area (ARFT) includes at least one transistor channel (C) having a channel width (W) and a channel length (L), and at least one bias cell (BC) for biasing the RF-transistor (RFT). The total bias cell active area (ABC) includes at least one transistor channel (C) having a channel width (W) and a channel length (L). The at least one bias cell (BC) occupies a total bias cell active area (ABC) on the die (SD). The total RF-transistor active area (ARFT) is substantially greater than the total bias cell active area (ABC). The total bias cell active area (ABC) has a common centre of area (COABC). The total RF-transistor active area (ARFT) has a common centre of area (COARF).
    Type: Application
    Filed: May 11, 2006
    Publication date: October 7, 2010
    Applicant: NXP B.V.
    Inventor: Josephus Henricus Bartholomeus Van Der Zanden