Patents by Inventor Joze E. Antol

Joze E. Antol has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8183698
    Abstract: According to certain embodiments, integrated circuits are fabricated using brittle low-k dielectric material to reduce undesired capacitances between conductive structures. To avoid permanent damage to such dielectric material, bond pads are fabricated with support structures that shield the dielectric material from destructive forces during wire bonding. In one implementation, the support structure includes a passivation structure between the bond pad and the topmost metallization layer. In another implementation, the support structure includes metal features between the topmost metallization layer and the next-topmost metallization layer. In both cases, the region of the next-topmost metallization layer under the bond pad can have multiple metal lines corresponding to different signal routing paths.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: May 22, 2012
    Assignee: Agere Systems Inc.
    Inventors: Joze E. Antol, John W. Osenbach, Kurt G. Steiner
  • Patent number: 7301231
    Abstract: Disclosed herein are novel support structures for pad reinforcement in conjunction with new bond pad designs for semiconductor devices. The new bond pad designs avoid the problems associated with probe testing by providing a probe region that is separate from a wire bond region. Separating the probe region 212 from the wire bond region 210 and forming the bond pad 211 over active circuitry has several advantages. By separating the probe region 212 from the wire bond region 210, the wire bond region 210 is not damaged by probe testing, allowing for more reliable wire bonds. Also, forming the bond pad 211 over active circuitry, including metal interconnect layers, allows the integrated circuit to be smaller.
    Type: Grant
    Filed: June 7, 2006
    Date of Patent: November 27, 2007
    Assignee: Agere Systems, Inc.
    Inventors: Joze E. Antol, Philip William Seitzer, Daniel Patrick Chesire, Rafe Carl Mengel, Vance Dolvan Archer, Thomas B. Gans, Taeho Kook, Sailesh M. Merchant
  • Patent number: 7115985
    Abstract: Disclosed herein are novel support structures for pad reinforcement in conjunction with new bond pad designs for semiconductor devices. The new bond pad designs avoid the problems associated with probe testing by providing a probe region that is separate from a wire bond region. Separating the probe region 212 from the wire bond region 210 and forming the bond pad 211 over active circuitry has several advantages. By separating the probe region 212 from the wire bond region 210, the wire bond region 210 is not damaged by probe testing, allowing for more reliable wire bonds. Also, forming the bond pad 211 over active circuitry, including metal interconnect layers, allows the integrated circuit to be smaller.
    Type: Grant
    Filed: September 30, 2004
    Date of Patent: October 3, 2006
    Assignee: Agere Systems, Inc.
    Inventors: Joze E. Antol, Philip William Seitzer, Daniel Patrick Chesire, Rafe Carl Mengel, Vance Dolvan Archer, Thomas B. Gans, Taeho Kook, Sailesh M. Merchant
  • Patent number: 6146909
    Abstract: The specification describes an analytical technique for determining trace levels of copper in a background matrix of titanium by dissolving the titanium and the copper impurity in HF, then selectively depositing the copper on a clean silicon surface. The silicon surface is then analyzed for the trace level of copper.
    Type: Grant
    Filed: November 21, 1998
    Date of Patent: November 14, 2000
    Assignee: Lucent Technologies Inc.
    Inventors: Joze E. Antol, David Gerald Coult, Gustav Edward Derkits, Franklin Roy Dietz, Nur Selamoglu