Patents by Inventor Ju-ll Choi

Ju-ll Choi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240047319
    Abstract: A semiconductor package includes a first substrate, a semiconductor chip on the first substrate, a second substrate spaced apart from the first substrate, a wire spaced apart from a lateral surface of the semiconductor chip and connecting the first substrate to the second substrate, a mold structure on a top surface of the semiconductor chip, the lateral surface of the semiconductor chip, and a lateral surface of the wire, and an under-fill pattern on the lateral surface of the wire and is between the wire and the mold structure.
    Type: Application
    Filed: March 23, 2023
    Publication date: February 8, 2024
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jongho PARK, Gyuho Kang, Sung Keun Park, Seong-Hoon Bae, Jaemok Jung, Ju-ll Choi
  • Publication number: 20210375725
    Abstract: A method of manufacturing a semiconductor device is provided. The method includes forming a preliminary via structure through a portion of a substrate; partially removing the substrate to expose a portion of the preliminary via structure; forming a protection layer structure on the substrate to cover the portion of the preliminary via structure that is exposed; partially etching the protection layer structure to form a protection layer pattern structure and to partially expose the preliminary via structure; wet etching the preliminary via structure to form a via structure; and forming a pad structure on the via structure to have a flat top surface.
    Type: Application
    Filed: August 16, 2021
    Publication date: December 2, 2021
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ju-ll CHOI, Kwang-Jin MOON, Byung-Lyul PARK, Jin-Ho AN, Atsushi FUJISAKI
  • Publication number: 20200058609
    Abstract: Disclosed are semiconductor devices and methods of manufacturing the same. The method includes providing a semiconductor substrate, forming a redistribution line on a top surface of the semiconductor substrate, and forming a passivation layer to cover the redistribution line on the top surface of the semiconductor substrate. The forming a redistribution line includes a first stage of forming a first segment of the redistribution line on the top surface of the semiconductor substrate, and a second stage of forming a second segment of the redistribution line on the first segment of the redistribution line. An average grain size of the second segment of the redistribution line is less than an average grain size of the first segment of the redistribution line.
    Type: Application
    Filed: March 26, 2019
    Publication date: February 20, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jeonggi JIN, Ju-ll CHOI, Teahwa JEONG, Atsushi FUJISAKI
  • Publication number: 20200027784
    Abstract: An integrated circuit device includes a substrate, a landing pad on the substrate, and a through-via structure passing through the substrate and connected to the landing pad. The through-via structure may include a conductive plug, a first conductive barrier layer covering a sidewall and a lower surface of the conductive plug, and a second conductive barrier layer covering a sidewall of the first conductive barrier layer.
    Type: Application
    Filed: January 8, 2019
    Publication date: January 23, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Su-jeong PARK, Dong-chan LIM, Kwang-jin MOON, Ju-bin SEO, Ju-ll CHOI, Atsushi FUJISAKI
  • Publication number: 20170062308
    Abstract: A semiconductor device includes a via structure penetrating through a substrate, a portion of the via structure being exposed over a surface of the substrate, a protection layer pattern structure provided on the surface of the substrate and including a first protection layer pattern and a second protection layer pattern, the first protection layer pattern surrounding a lower sidewall of the exposed portion of the via structure and exposing an upper sidewall of the exposed portion of the via structure, the second protection layer pattern exposing a portion of the top surface of the first protection layer pattern adjacent to the sidewall of the via structure, and a pad structure provided on the via structure and the protection layer pattern structure and covering the top surface of the first protection layer pattern exposed by the second protection layer pattern.
    Type: Application
    Filed: May 10, 2016
    Publication date: March 2, 2017
    Inventors: Ju-ll Choi, Hyo-Ju Kim, Yeun-Sang Park, Atsushi Fujisaki, Kwang-Jin Moon, Byung-Lyul Park