Patents by Inventor Juan Felipe Osorio Tamayo
Juan Felipe Osorio Tamayo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12206237Abstract: A semiconductor die includes a transformer with terminals of a first winding electrically coupled to external die terminals of the semiconductor die. The terminals of a second winding of the transformer are coupled to internal circuitry of the semiconductor die. An ESD clamp circuit is electrically coupled to the center tap of the second winding of the transformer. When made conductive during and ESD event, the ESD clamp circuit discharges ESD current between the center tap and a supply rail.Type: GrantFiled: October 5, 2022Date of Patent: January 21, 2025Assignee: NXP B.V.Inventors: Dolphin Abessolo Bidzo, Shailesh Kulkarni, Juan Felipe Osorio Tamayo
-
Publication number: 20240120734Abstract: A semiconductor die includes a transformer with terminals of a first winding electrically coupled to external die terminals of the semiconductor die. The terminals of a second winding of the transformer are coupled to internal circuitry of the semiconductor die. An ESD clamp circuit is electrically coupled to the center tap of the second winding of the transformer. When made conductive during and ESD event, the ESD clamp circuit discharges ESD current between the center tap and a supply rail.Type: ApplicationFiled: October 5, 2022Publication date: April 11, 2024Inventors: Dolphin Abessolo Bidzo, Shailesh Kulkarni, Juan Felipe Osorio Tamayo
-
Patent number: 11372095Abstract: Aspects of the present disclosure are directed to injection locking and related apparatuses. As may be implemented in accordance with one or more embodiments, an apparatus includes a plurality of injection-locking circuits configured to receive an injection signal, each injection-locking circuit including a mixer and a lock-detection circuit. In each of the injection-locking circuits, the lock-detection circuit detects a lock-status relationship between the injection signal and a signal output from the injection-locking circuit. In response to the lock-status relationship indicating an unlocked condition, a phase/magnitude of the injection signal is adjusted. In response to the lock-status relationship indicating a locked condition, transmission of an FM continuous wave (FMCW) chirp signal is facilitated.Type: GrantFiled: July 24, 2019Date of Patent: June 28, 2022Assignee: NXP B.V.Inventors: Tarik Saric, Erwin Johannes Gerardus Janssen, Zhirui Zong, Juan Felipe Osorio Tamayo
-
Publication number: 20210026002Abstract: Aspects of the present disclosure are directed to injection locking and related apparatuses. As may be implemented in accordance with one or more embodiments, an apparatus includes a plurality of injection-locking circuits configured to receive an injection signal, each injection-locking circuit including a mixer and a lock-detection circuit. In each of the injection-locking circuits, the lock-detection circuit detects a lock-status relationship between the injection signal and a signal output from the injection-locking circuit. In response to the lock-status relationship indicating an unlocked condition, a phase/magnitude of the injection signal is adjusted. In response to the lock-status relationship indicating a locked condition, transmission of an FM continuous wave (FMCW) chirp signal is facilitated.Type: ApplicationFiled: July 24, 2019Publication date: January 28, 2021Inventors: Tarik Saric, Erwin Johannes Gerardus Janssen, Zhirui Zong, Juan Felipe Osorio Tamayo
-
Patent number: 10763871Abstract: Embodiments are directed to apparatuses and methods involving a phase-error tracking circuit. An example apparatus includes a divide-by phase locked loop (PLL) circuit to generate a continuous wave signal that sweeps over a frequency range in response to a divider feedback signal and to a reference signal. The apparatus further includes the phase-error tracking circuit defining a phase-error window in which the divide-by PLL circuit is to lock based on a slope associated with a rate of change of the frequency range, and indicating whether a phase error between the divider feedback signal and the reference signal coincides with the phase-error window.Type: GrantFiled: July 3, 2019Date of Patent: September 1, 2020Assignee: NXP B.V.Inventors: Manoj Kumar Patasani, Tarik Saric, Juan Felipe Osorio Tamayo
-
Publication number: 20190379359Abstract: Aspects of the disclosure are directed to multi-module frequency division. As may be implemented in accordance with one or more embodiments herein, an apparatus includes latching circuitry having three or fewer vertically-stacked transistors between power rails, which operate to provide output signals from input signals, the output signals having a frequency that is a divided representation of the frequency of the input signals. A pulse widening circuit modifies the output signals by widening a pulse thereof, providing a modified output signal. A further latching circuit may be utilized to perform a further frequency division of the modified output signal. The respective latching circuitry can be used to selectively provide frequency-divided output signals from input signals at respective divided frequencies.Type: ApplicationFiled: June 8, 2018Publication date: December 12, 2019Inventors: Juan Felipe Osorio Tamayo, Javier Mauricio Velandia Torres, Tarik Saric, Melina Apostolidou
-
Patent number: 10439555Abstract: A chirp-generator comprising a phase-detector for providing a phase-difference-signal representative of a phase difference between a clock-input-signal and a feedback-signal. A VCO-circuit is configured to provide a chirp-generator-output-signal based on the phase-difference-signal. The VCO-circuit comprises a switched-varactor-bank, which includes a plurality of varactors, and a varactor-switch associated with each of the plurality of varactors. The varactor-switch is configured to selectively control whether or not the associated varactor contributes to the capacitance of the VCO-circuit, based on the state of a varactor-control-signal. The chirp-generator also includes a feedback-component configured to: receive the chirp-generator-output-signal; and apply a variable-multiplication-factor to the chirp-generator-output-signal in order to provide the feedback signal for the phase-detector.Type: GrantFiled: December 6, 2017Date of Patent: October 8, 2019Assignee: NXP B.V.Inventors: Tarik Saric, Juan Felipe Osorio Tamayo
-
Publication number: 20180191302Abstract: A chirp-generator comprising a phase-detector for providing a phase-difference-signal representative of a phase difference between a clock-input-signal and a feedback-signal. A VCO-circuit is configured to provide a chirp-generator-output-signal based on the phase-difference-signal. The VCO-circuit comprises a switched-varactor-bank, which includes a plurality of varactors, and a varactor-switch associated with each of the plurality of varactors. The varactor-switch is configured to selectively control whether or not the associated varactor contributes to the capacitance of the VCO-circuit, based on the state of a varactor-control-signal. The chirp-generator also includes a feedback-component configured to: receive the chirp-generator-output-signal; and apply a variable-multiplication-factor to the chirp-generator-output-signal in order to provide the feedback signal for the phase-detector.Type: ApplicationFiled: December 6, 2017Publication date: July 5, 2018Inventors: Tarik Saric, Juan Felipe Osorio Tamayo
-
Publication number: 20160373122Abstract: A frequency synthesizer circuit for a car radar system is disclosed, the circuit comprising: a phase locked loop for providing a frequency chirp at a range of tuning voltages, said phase locked loop comprising: a phase detector and a voltage controlled oscillator, wherein said phase locked loop has an open loop gain dependent on the tuning voltage and a gain of the voltage controlled oscillator; a first varactor unit for altering the gain of the voltage controlled oscillator over a first subset range of tuning voltages; and a second varactor unit for altering the gain of the voltage controlled oscillator over a second subset range of tuning voltages, wherein the second subset range of tuning voltages is higher than the first subset range of tuning voltages; such that variations in the open loop gain over the first and second subset range of tuning voltages of the range of tuning voltages are compensated for by the varactor units.Type: ApplicationFiled: June 1, 2016Publication date: December 22, 2016Inventors: Tarik Saric, Juan Felipe Osorio Tamayo