Patents by Inventor Juergen Teich

Juergen Teich has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8554972
    Abstract: A logic chip has a plurality of individually-addressable resource blocks, each comprising logic circuitry. The logic chip also has a bus comprising a plurality of bus information lines. A first of the resource blocks has a coupling between a first strict sub-set of the bus information lines and the logic circuitry of the first resource block. A second of the resource blocks, which is adjacent to the first resource block, has a coupling between a second strict sub-set of the bus information lines and the logic circuitry of the second resource blocks. The first and second sub-sets have different bus lines.
    Type: Grant
    Filed: September 8, 2008
    Date of Patent: October 8, 2013
    Assignee: Friedrich-Alexander-Universitaet-Erlangen-Nuernberg
    Inventors: Dirk Koch, Thilo Streichert, Christian Haubelt, Juergen Teich
  • Patent number: 8447985
    Abstract: A watermarking apparatus for an electronic circuit is described, which comprises the following features: a watermark memory operative to store a watermark characterizing said electronic circuit, and a watermarking signal generator operative to generate based on said watermark a watermarking signal on a power supply line of said electronic circuit, wherein said watermarking signal is detectable for a recognition of said watermark.
    Type: Grant
    Filed: October 19, 2006
    Date of Patent: May 21, 2013
    Assignees: Fraunhofer-Gesellschaft zur Foerderung der Angewandten Forschung E.V., Friedrich-Alexander-Universitaet Erlangen-Nuernberg
    Inventors: Daniel Ziener, Juergen Teich
  • Patent number: 8018249
    Abstract: A logic chip has a plurality of individually addressable resource blocks each of the resource blocks having logic circuitry, and a communication bar extending across a plurality of the individually addressable resource blocks. The communication bar has a plurality of communication bar segments associated with the resource slots. The communication bar segments of the individually addressable resource blocks have identical interface locations with respect to boundaries of the resource blocks, such that an input interface location of a first resource block matches an output interface location of an adjacent second resource block. At least one of the individually addressable resource blocks has a bypass segment of the communication bar. At least one of the individually addressable resource blocks has an access segment of the communication bar.
    Type: Grant
    Filed: September 8, 2008
    Date of Patent: September 13, 2011
    Assignee: Friedrich-Alexander-Universitaet-Erlangen-Nuernberg
    Inventors: Dirk Koch, Thilo Streichert, Christian Haubelt, Juergen Teich
  • Publication number: 20110055449
    Abstract: A logic chip has a plurality of individually-addressable resource blocks, each comprising logic circuitry. The logic chip also has a bus comprising a plurality of bus information lines. A first of the resource blocks has a coupling between a first strict sub-set of the bus information lines and the logic circuitry of the first resource block. A second of the resource blocks, which is adjacent to the first resource block, has a coupling between a second strict sub-set of the bus information lines and the logic circuitry of the second resource blocks. The first and second sub-sets have different bus lines.
    Type: Application
    Filed: September 8, 2008
    Publication date: March 3, 2011
    Inventors: Dirk Koch, Thilo Streichert, Christian Haubelt, Juergen Teich
  • Publication number: 20100283505
    Abstract: A logic chip has a plurality of individually addressable resource blocks each of the resource blocks having logic circuitry, and a communication bar extending across a plurality of the individually addressable resource blocks. The communication bar has a plurality of communication bar segments associated with the resource slots. The communication bar segments of the individually addressable resource blocks have identical interface locations with respect to boundaries of the resource blocks, such that an input interface location of a first resource block matches an output interface location of an adjacent second resource block. At least one of the individually addressable resource blocks has a bypass segment of the communication bar. At least one of the individually addressable resource blocks has an access segment of the communication bar.
    Type: Application
    Filed: September 8, 2008
    Publication date: November 11, 2010
    Applicant: FRIEDRICH-ALEXANDER-UNIVERSITAET-ERLANGEN- NUERNBERG
    Inventors: Dirk Koch, Thilo Streichert, Christian Haubelt, Juergen Teich
  • Publication number: 20070220263
    Abstract: A watermarking apparatus for an electronic circuit is described, which comprises the following features: a watermark memory operative to store a watermark characterizing said electronic circuit, and a watermarking signal generator operative to generate based on said watermark a watermarking signal on a power supply line of said electronic circuit, wherein said watermarking signal is detectable for a recognition of said watermark.
    Type: Application
    Filed: October 19, 2006
    Publication date: September 20, 2007
    Inventors: Daniel Ziener, Juergen Teich